# 80A Single Channel Digital PMBus Step-Down Power Module ### **ISL8273M** The <a href="ISL8273M">ISL8273M</a> is a complete PMBus enabled DC/DC single channel step-down advance power supply capable of delivering up to 80A of current and optimized for high power density applications. For higher output current, up to four ISL8273Ms can be paralleled to supply up to 320A in a multiphase current sharing configuration. Operating over an input voltage range of 4.5V to 14V, the ISL8273M offers adjustable output voltages down to 0.6V and achieves up to 93% conversion efficiencies. A unique ChargeMode™ control architecture provides a single clock cycle response to an output load step and can support switching frequencies up to 1MHz. The power module integrates all power and most passive components and only requires a few external components to operate. A set of optional external resistors allows the user to easily configure the device for standard operation. For advanced configurations, a standard PMBus interface addresses such things as sequencing and fault management, as well as real-time full telemetry and point-of-load monitoring. Additionally, an on-board nonvolatile memory can store the desired custom configuration and settings. A fully customizable voltage, current and temperature protection scheme insures safe operation for the ISL8273M under abnormal operating conditions. The device is also supported by the PowerNavigator™ software, a full digital power train development environment. The ISL8273M is available in a low profile compact 18mmx23mmx7.5mm fully encapsulated thermally enhanced HDA package. ### **Applications** - · Server, telecom, storage and datacom - Industrial/ATE and networking equipment - General purpose power for ASIC, FPGA, DSP and memory ### **Features** - · Complete digital power supply - · 80A single channel output current - 4.5V to 14V single rail input voltage - Up to 93% efficiency - Up to 320A/4 parallel modules capable solution - Multiphase and current sharing operations (180°/22.5° steps) - · Programmable output voltage - 0.6V to 2.5V output voltage settings - ±1% accuracy over line/load/temperature - ChargeMode™ control loop architecture - 296kHz to 1.06MHz fixed switching frequency operations - No compensation required - Fast single clock cycle transient response - · PMBus interface and/or pin-strap mode - Fully programmable through PMBus - Pin-strap mode for standard settings - Real-time telemetry for $\rm V_{IN}, \rm V_{OUT}, \rm \, I_{OUT}, \, temperature, \, duty \, cycle \, and \, f_{SW}$ - Advanced soft-start/stop, sequencing and margining - · On-board nonvolatile memory - Complete over/undervoltage, current and temperature protections with fault logging - PowerNavigator™ supported - Thermally enhanced 18mmx23mmx7.5mm HDA package ### **Related Literature** • UG036, "ISL8273MEVAL1Z Evaluation Board User Guide" NOTE: Figure 1 represents a typical implementation of the ISL8273M. For PMBus operation, it is recommended to tie the enable pin (EN) to SGND. FIGURE 2. A SMALL PACKAGE FOR HIGH POWER DENSITY ## **Table of Contents** | Ordering Information | 3 | |--------------------------------------------------------------------|----| | Pin Configuration | 3 | | Pin Descriptions | 4 | | SL8273M Internal Block Diagram | 6 | | Typical Application Circuit - Single Module | 7 | | Typical Application Circuit - Three Module Current Sharing | 8 | | Absolute Maximum Ratings | 10 | | Thermal Information | 10 | | Recommended Operating Conditions | 10 | | Electrical Specifications | 10 | | Typical Performance Curves | | | Efficiency Performance | | | Transient Response Performance | | | Derating Curves | | | Functional Description | | | SMBus Communications. | | | Output Voltage Selection | 16 | | Soft-Start, Stop Delay and Ramp TimesPower-Good | | | Switching Frequency and PLL | 17 | | Loop Compensation | | | Input Undervoltage Lockout (UVLO). SMBus Module Address Selection. | | | Output Overvoltage Protection | 19 | | Output Prebias Protection | | | Output Overcurrent Protection | | | Digital-DC™ Bus | | | Active Current Sharing | | | Phase SpreadingFault Spreading | | | Output Sequencing | 21 | | Monitoring Via SMBus | | | Snapshot Parameter Capture | | | Layout Guide. | | | • | 22 | | Package Description | | | PCB Layout Pattern Design | | | Thermal Vias. Stencil Pattern Design | _ | | Reflow Parameters | _ | | PMBus Command Summary | 24 | | PMBus™ Data Formats | 27 | | PMBus Use Guidelines | 28 | | Summary | 28 | | PMBus Commands Description | 28 | | Datasheet Revision History | 50 | | Firmware Revision History | 50 | | About Intersil | 50 | | Package Outline Drawing | 51 | ## **Ordering Information** | PART NUMBER<br>(Notes 1, 2) | PART<br>MARKING | TEMP RANGE<br>(°C) | PACKAGE<br>(RoHS Compliant) | PKG.<br>DWG. # | | | | |-----------------------------|-----------------------------|-------------------------------------------------------------------------------------------------|-----------------------------|----------------|--|--|--| | ISL8273MAIRZ | ISL8273M | -40 to +85 | 58 LD 18x23 HDA Module | Y58.18x23 | | | | | ISL8273MEVAL1Z | Single-Module Evaluation Bo | ingle-Module Evaluation Board (see <u>UG036</u> , "ISL8273MEVAL1Z Evaluation Board User Guide") | | | | | | #### NOTES: - These Intersil Pb-free plastic packaged products employ special Pb-free material sets; molding compounds/die attach materials and NiPdAu plate-e4 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. - 2. For Moisture Sensitivity Level (MSL), please see device information page for ISL8273M. For more information on MSL, please see tech brief TB363. ### **Pin Configuration** ISL8273M (58 LD HDA) TOP VIEW Submit Document Feedback 3 intersil FN8704.2 March 16, 2016 ## **Pin Descriptions** | PIN | PIN | | | |----------------------------------------------------------------|-------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NUMBER | NAME | TYPE | DESCRIPTION | | PAD1, PAD2 | VOUT | PWR | Power supply output voltage. Output voltage from 0.6V to 2.5V. Tie these two pins together to achieve a single output. For higher output voltage, refer to the derating curves starting on page 15 to set the maximum output current from these pads. | | PAD3, PAD4,<br>PAD5, PAD7,<br>PAD10,<br>PAD12,<br>PAD13, PAD15 | PGND | PWR | Power ground. Refer to the <u>"Layout Guide" on page 22</u> for the PGND pad connections and I/O capacitor placement. | | PAD6 | SGND | PWR | Signal ground. Refer to "Layout Guide" on page 22 for the SGND pad connections. | | PAD8, PAD9,<br>PAD11 | VIN | PWR | Input power supply voltage to power the module. Input voltage range from 4.5V to 14V. | | PAD14 | SW1 | PWR | Switching node pads. The SW pads are used to dissipate the heat and provide the good thermal performance. Refer | | PAD16 | SW2 | | to <u>"Layout Guide" on page 22</u> for the SW pad connections. | | C6 | VSET | I | Output voltage selection pin. Used to set V <sub>OUT</sub> set point and V <sub>OUT</sub> max. | | C7 | CS | I | Current sharing configuration pin. Used to program current sharing configurations such as SYNC selection, phase spreading and $V_{OUT}$ droop. | | С8 | MGN | I | External $V_{OUT}$ margin control pin. Active high (>2V) sets $V_{OUT}$ margin high; active low (<0.8V) sets $V_{OUT}$ margin low; high impedance (floating) sets $V_{OUT}$ to normal voltage. Factory default range for margining is nominal $V_{OUT}$ ±5%. When using PMBus to control margin command, leave this pin as no connection. | | C9 | VMON | I | Driver voltage monitoring. Use this pin to monitor VDRV through an external 16:1 resistor divider. | | C10 | SA | I | Serial address selection pin. Used to assign unique address for each individual device or to enable certain management features. | | C11 | SALRT | 0 | Serial alert. Connect to external host if desired. SALRT is asserted low upon a warning or a fault event and deasserted when warning or fault is cleared. A pull-up resistor is required. | | C12 | SDA | I/O | Serial data. Connect to external host and/or to other Digital-DC™ devices. A pull-up resistor is required. | | C13 | SCL | I/O | Serial clock. Connect to external host and/or to other Digital-DC™ devices. A pull-up resistor is required. | | D4 | SS/<br>UVLO | I | Soft-start/stop and undervoltage lockout selection pin. Used to set turn on/off delay and ramp time as well as input UVLO threshold levels. | | D5 | PG | 0 | Power-good output. Power-good output can be an open drain that requires a pull-up resistor or push-pull output that can drive a logic input. | | D13 | SYNC | I/O | Clock synchronization input. Used to set the frequency of the internal switch clock, to sync to an external clock or to output internal clock. If external synchronization is used, the external clock must be active before enable. | | E14 | EN | I | Enable pin. Logic high to enable the module output. | | E4 | DDC | I/O | A Digital-DC bus. This dedicated bus provides the communication between devices for features such as sequencing, fault spreading and current sharing. The DDC pin on all Digital-DC devices should be connected together. A pull-up resistor is required. | | C5, D14, E15,<br>F4, F15, G4 | TEST | - | Test pins. Do not connect these pins. | | G14 | ASCR | I | ChargeMode™ control ASCR parameters selection pin. Used to set ASCR gain and residual values. | | G15 | V25 | PWR | Internal 2.5V reference used to power internal circuitry. No external capacitor required for this pin. Not recommended to power external circuit. | | Н3 | VSENN | I | Differential output voltage sense feedback. Connect to negative output regulation point. | | H4 | VSENP | I | Differential output voltage sense feedback. Connect to positive output regulation point. | | H16, J16, K16,<br>M14 | SGND | PWR | Signal grounds. Using multiple vias to connect the SGND pins to the internal SGND layer. | | K14 | VDD | PWR | Input supply voltage for controller. Connect VDD pad to VIN supply. | Submit Document Feedback 4 intersil FN8704.2 March 16, 2016 ## Pin Descriptions (Continued) | PIN<br>NUMBER | PIN<br>NAME | TYPE | DESCRIPTION | |---------------|-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | L2 | VR | PWR | Internal LDO bias pin. Tie VR to VR55 directly with a short loop trace. Not recommended to power external circuit. | | L3 | SWD1 | PWR | Switching node driving pins. Directly connect to the SW1 and SW2 pads with short loop wires. | | P11 | SWD2 | | | | L14 | VR5 | PWR | Internal 5V reference used to power internal circuitry. Place a 10µF decoupling capacitor for this pin. Maximum external loading current is 5mA. | | M1 | VCC | PWR | Internal LDO output. Connect VCC to VDRV for internal LDO driving. | | M5, M17, N5 | PGND | PWR | Power grounds. Using multiple vias to connect the PGND pins to the internal PGND layer. | | M10 | VR55 | PWR | Internal 5.5V bias voltage for internal LDO use only. Tie VR55 pin directly to the VR pin. Not recommended to power external circuit. | | M13 | VR6 | PWR | Internal 6V reference used to power internal circuitry. Place a 10µF decoupling capacitor for this pin. Not recommended to power external circuit. | | N6, N16 | VDRV | PWR | Power supply for internal FET drivers. Connect a 10µF bypass capacitor to each of these pins. These pins can be driven by the internal LDO through VCC pin or by the external power supply directly. Keep the driving voltage between 4.5V and 5.5V. For 5V input application, use external supply or connect this pin to VIN. | | R8, R17 | VDRV1 | I | Bias pin of the internal FET drivers. Always tie to VDRV. | Submit Document Feedback 5 Intersil 5 FN8704.2 March 16, 2016 ## **ISL8273M Internal Block Diagram** FIGURE 3. INTERNAL BLOCK DIAGRAM ## **Typical Application Circuit - Single Module** PIN STRAP RESISTORS - 3. $R_2$ and $R_3$ are not required if the PMBus host already has $I^2C$ pull-up resistors. - 4. Only one $R_4$ per DDC bus is required when multiple modules share the same DDC bus. - 5. $R_7$ thru $R_{12}$ can be selected according to the tables for the pin-strap resistor setting in this document. If the PMBus configuration is chosen to overwrite the pin-strap configuration, R<sub>8</sub> thru R<sub>12</sub> can be non-populated. - 6. V25, VR and VR55 do not need external capacitors. V25 can be no connection. ## **Typical Application Circuit - Three Module Current Sharing** FIGURE 4. TYPICAL APPLICATION CIRCUIT - THREE MODULE CURRENT SHARING TABLE 1. ISL8273M DESIGN GUIDE MATRIX AND OUTPUT VOLTAGE RESPONSE | V <sub>IN</sub> (V) | V <sub>OUT</sub> | C <sub>IN</sub> (BULK)<br>(µF)<br>( <u>Note 7</u> ) | C <sub>IN</sub><br>(CERAMIC)<br>(µF) | C <sub>OUT</sub><br>(BULK)<br>(µF) | C <sub>OUT</sub><br>(CERAMIC)<br>(µF) | ASCR GAIN<br>(Note 8) | ASCR<br>RESIDUAL<br>(Note 8) | VOUT<br>DEVIATION<br>(mV) | RECOVERY<br>TIME<br>(µs) | LOAD STEP<br>(A)<br>(Note 9) | FREQ.<br>(kHz) | |---------------------|------------------|-----------------------------------------------------|--------------------------------------|------------------------------------|---------------------------------------|-----------------------|------------------------------|---------------------------|--------------------------|------------------------------|----------------| | 5 | 1 | 1x470 | 6x47 | 6x470 | 12x100 | 140 | 90 | 80 | 25 | 0 to 40 | 300 | | 5 | 1 | 1x470 | 4x47 | 4x470 | 8x100 | 220 | 90 | 95 | 20 | 0 to 40 | 571 | | 5 | 1.5 | 1x470 | 6x47 | 6x470 | 14x100 | 110 | 90 | 82 | 35 | 0 to 40 | 300 | | 5 | 1.5 | 1x470 | 4x47 | 4x470 | 10x100 | 240 | 90 | 85 | 20 | 0 to 40 | 571 | | 12 | 1 | 1x470 | 8x47 | 6x470 | 14x100 | 140 | 90 | 80 | 30 | 0 to 40 | 300 | | 12 | 1 | 1x470 | 6x47 | 4x470 | 10x100 | 240 | 90 | 82 | 20 | 0 to 40 | 571 | | 12 | 1.5 | 1x470 | 8x47 | 6x470 | 12x100 | 140 | 90 | 85 | 35 | 0 to 40 | 364 | | 12 | 1.5 | 1x470 | 6x47 | 4x470 | 10x100 | 220 | 90 | 85 | 30 | 0 to 40 | 571 | | 12 | 2.5 | 1x470 | 8x47 | 4x470 | 8x100 | 180 | 90 | 105 | 45 | 0 to 40 | 571 | | 12 | 2.5 | 1x470 | 6x47 | 3x470 | 6x100 | 220 | 90 | 110 | 40 | 0 to 40 | 800 | #### NOTES: - 7. $C_{\mbox{\footnotesize{IN}}}$ bulk capacitor is optional only for energy buffer from the long input power supply cable. - 8. ASCR gain and residual are selected to ensure phase margin higher than 60° and gain margin higher than 6dB at ambient room temperature and full load (80A). - 9. Output voltage response is tested with load step slew rate higher than 100A/ $\mu s$ . #### TABLE 2. RECOMMENDED INPUT/OUTPUT CAPACITOR | VENDORS | VALUE | PART NUMBER | |----------------------------|-------------------|--------------------| | MURATA, Input Ceramic | 47μF, 16V, 1210 | GRM32ER61C476ME15L | | MURATA, Input Ceramic | 22μF, 16V, 1210 | GRM32ER61E226KE15L | | TAIYO YUDEN, Input Ceramic | 47μF, 16V, 1210 | EMK325BJ476MM-T | | TAIYO YUDEN, Input Ceramic | 22μF, 25V, 1210 | TMK325BJ226MM-T | | MURATA, Output Ceramic | 100μF, 6.3V, 1210 | GRM32ER60J107M | | TDK, Output Ceramic | 100μF, 6.3V, 1210 | C3225X5R0J107M | | AVX, Output Ceramic | 100μF, 6.3V, 1210 | 12106D107MAT2A | | SANYO POSCAP, Output Bulk | 470μF, 4V | 4TPE470MCL | | SANYO POSCAP, Output Bulk | 470μF, 6.3V | 6TPF470MAH | | PANASONIC, Input Bulk | 150µF, 16V | 16TQC150MYF | ### **Absolute Maximum Ratings** | Input Supply Voltage, VIN Pin0.3V to 17V | |------------------------------------------------------------------| | Input Supply Voltage for Controller, VDD Pin0.3V to 17V | | MOSFET Switch Node Voltage, SW1/2, SWD1/20.3V to 17V | | MOSFET Driver Supply Voltage, VDRV, VDRV1 Pin0.3V to 6.0V | | Output Voltage, VOUT pin0.3V to 6.0V | | Internal Reference Supply Voltage, VR6 Pin0.3V to 6.6V | | Internal Reference Supply Voltage, VR, VR5, VR55 Pin0.3V to 6.5V | | Internal Reference Supply Voltage, V25 Pin0.3V to 3V | | Logic I/O Voltage for DDC, EN, MGN, PG, ASCR, CS | | SA, SCL, SDA, SALRT, SYNC, SS/UVLO, VMON, VSET0.3V to 6.0V | | Analog Input Voltages | | VSENP0.3V to 6.0V | | VSENN0.3V to 0.3V | | ESD Rating | | Human Body Model (Tested per JESD22-A114F) 2k\ | | Machine Model (Tested per JESD22-A115C)200\ | | Charged Device Model (Tested per JESD22-C110D) | | Latch-up (Tested per JESD78C; Class 2, Level A) | | | ### **Thermal Information** | Thermal Resistance (Typical) | $\theta_{JA}$ (°C/W) | $\theta_{JC}$ (°C/W) | |-------------------------------------------|----------------------|----------------------| | 58 LD HDA Package (Notes 10, 11) | 5.3 | 1.1 | | Maximum Junction Temperature (Plastic Pac | kage) | +125°C | | Storage Temperature Range | 5 | 5°C to +150°C | | Pb-free Reflow Profile | | see <u>Figure 27</u> | ### **Recommended Operating Conditions** | Input Supply Voltage Range, V <sub>IN</sub> | 4.5V to 14V | |------------------------------------------------------------|----------------| | Input Supply Voltage Range for Controller, V <sub>DD</sub> | 4.5V to 14V | | Output Voltage Range, V <sub>OUT</sub> | 0.6V to 2.5V | | Output Current Range, I <sub>OUT(DC)</sub> (Note 14) | 0A to 80A | | Operating Junction Temperature Range, T <sub>J</sub> | 40°C to +125°C | CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty. #### NOTES: - 10. θ<sub>JA</sub> is measured in free air with the module mounted on an 8-layer evaluation board 4.7x4.8inch in size with 2oz Cu on all layers and multiple via interconnects as specified in the ISL8273MEVAL1Z evaluation board user guide. - 11. For $\theta_{\text{IC}}$ the "case temp" location is the center of the package underside. **Electrical Specifications** $V_{IN} = V_{DD} = 12V$ , $f_{SW} = 533$ kHz, $T_A = -40$ °C to +85 °C, unless otherwise noted. Typical values are at $T_A = +25$ °C. Boldface limits apply across the operating temperature range, -40 °C to +85 °C. | SYMBOL | PARAMETER | TEST CONDITIONS | MIN<br>(Note 12) | TYP | MAX<br>( <u>Note 12)</u> | UNIT | |---------------------------|------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------------------|--------|--------------------------|------| | INPUT AND SUPPLY | CHARACTERISTICS | | | | | | | I <sub>DD</sub> | Input Supply Current for Controller | $V_{IN} = V_{DD} = 12V$ , $V_{OUT} = 0V$ , module not enabled | | 40 | 50 | mA | | V <sub>R6</sub> | 6V Internal Reference Supply Voltage | | 5.5 | 6.1 | 6.6 | ٧ | | V <sub>R5</sub> | 5V Internal Reference Supply | I <sub>VR5</sub> <5mA | 4.5 | 5.2 | 5.5 | ٧ | | V <sub>25</sub> | 2.5V Internal Reference Supply | | 2.25 | 2.5 | 2.75 | ٧ | | Vcc | Internal LDO Output Voltage | | | 5.3 | | ٧ | | lvcc | Internal LDO Output Current | V <sub>IN</sub> = V <sub>DD</sub> = 12V, V <sub>CC</sub> connected to VDRV, module enabled | 50 | | | mA | | V <sub>DD_READ_RES</sub> | Input Supply Voltage for Controller<br>Read Back Resolution | | | ±20 | | mV | | V <sub>DD_READ_ERR</sub> | Input Supply Voltage for Controller<br>Read Back Total Error (Note 15) | PMBus Read | | ±2 | | % FS | | OUTPUT CHARACTER | RISTICS | -1 | | | | | | V <sub>OUT_RANGE</sub> | Output Voltage Adjustment Range | V <sub>IN</sub> > V <sub>OUT</sub> + 1.8V | 0.54 | | 2.75 | ٧ | | V <sub>OUT_RES</sub> | Output Voltage Set-point Range | Configured using PMBus | | ±0.025 | | % | | V <sub>OUT_ACCY</sub> | Output Voltage Set-point Accuracy (Notes 13, 15) | Includes line, load and temperature (-20 ° C ≤ T <sub>A</sub> ≤ +85 ° C) | -1 | | +1 | % FS | | V <sub>OUT_READ_RES</sub> | Output Voltage Read Back Resolution | | | ±0.15 | | % FS | | V <sub>OUT_READ_ERR</sub> | Output Voltage Read Back Total Error (Note 15) | PMBus read | -2 | | +2 | % FS | | V <sub>OUT_RIPPLE</sub> | Output Ripple Voltage | V <sub>OUT</sub> = 1V, C <sub>OUT</sub> = 6 x 470μF<br>POSCAP + 12 x 100μF CERAMIC | | 8 | | mV | Submit Document Feedback 10 FN8704.2 March 16, 2016 **Electrical Specifications** $V_{IN} = V_{DD} = 12V$ , $f_{SW} = 533$ kHz, $T_A = -40$ °C to +85°C, unless otherwise noted. Typical values are at $T_A = +25$ °C. Boldface limits apply across the operating temperature range, -40°C to +85°C. (Continued) | SYMBOL | PARAMETER | TEST CONDITIONS | MIN<br>( <u>Note 12</u> ) | TYP | MAX<br>( <u>Note 12)</u> | UNIT | |------------------------------|-----------------------------------------------------------|--------------------------------------------------|---------------------------|----------------------|--------------------------|-------------------------------------| | IOUT_READ_RES | Output Current Read Back Resolution | | | 0.087 | | Α | | I <sub>OUT_RANGE</sub> | Output Current Range (Note 14) | | | | 80 | Α | | I <sub>OUT_READ_ERR</sub> | Output Current Read Back Total Error | PMBus read at max load. V <sub>OUT</sub> = 1V | | ±3 | | Α | | SOFT-START AND SEC | QUENCING | | I . | II. | II. | | | ton_delay | Delay Time from Enable to V <sub>OUT</sub> Rise | Configured using PMBus | 2 | | 5000 | ms | | ton_delay_accy | t <sub>ON_DELAY</sub> Accuracy | | | ±2 | | ms | | <sup>t</sup> on_rise | Output Voltage Ramp-up Time | Configured using PMBus. Single module standalone | 0.5 | | 100 | ms | | <sup>t</sup> on_rise_accy | Output Voltage Ramp-up Time<br>Accuracy | Single module standalone | | ±250 | | μs | | t <sub>OFF_DELAY</sub> | Delay Time from Disable to V <sub>OUT</sub> Fall | Configured using PMBus | 2 | | 5000 | ms | | toff_delay_accy | t <sub>OFF_DELAY</sub> Accuracy | | | ±2 | | ms | | t <sub>OFF_FALL</sub> | Output Voltage Fall Time | Configured using PMBus. Single module standalone | 0.5 | | 100 | ms | | ton_fall_accy | Output Voltage Fall Time Accuracy | Single module standalone | | ±250 | | μs | | POWER-GOOD | | | I . | II. | II. | | | V <sub>PG_DELAY</sub> | Power-good Delay | Configured using PMBus | 0 | | 5000 | ms | | TEMPERATURE SENS | E | | I | l | l . | | | T <sub>SENSE_RANGE</sub> | Temperature Sense Range | Configurable via PMBus | -50 | | 150 | °C | | INT_TEMP <sub>ACCY</sub> | Internal Temperature Sensor Accuracy | Tested at +100°C | -5 | | +5 | °C | | FAULT PROTECTION | | | I | l | l . | | | V <sub>DD_UVLO_RANGE</sub> | V <sub>DD</sub> Undervoltage Threshold Range | Measured internally | 4.18 | | 16 | ٧ | | V <sub>DD_UVLO_ACCY</sub> | V <sub>DD</sub> Undervoltage Threshold Accuracy (Note 15) | | | ±2 | | %FS | | V <sub>DD_UVLO_DELAY</sub> | V <sub>DD</sub> Undervoltage Response Time | | | 10 | | μs | | V <sub>OUT_OV_RANGE</sub> | V <sub>OUT</sub> Overvoltage Threshold Range | Factory default | | 1.15V <sub>OUT</sub> | | ٧ | | | | Configured using PMBus | 1.05V <sub>OUT</sub> | | V <sub>OUT_MAX</sub> | ٧ | | V <sub>OUT_UV_RANGE</sub> | V <sub>OUT</sub> Undervoltage Threshold Range | Factory default | | 0.85V <sub>OUT</sub> | | ٧ | | | | Configured using PMBus | 0 | | 0.95V <sub>OUT</sub> | ٧ | | V <sub>OUT_OV/UV_ACCY</sub> | V <sub>OUT</sub> OV/UV Threshold Accuracy<br>(Note 13) | | -2 | | +2 | % | | V <sub>OUT_OV/UV_DELAY</sub> | V <sub>OUT</sub> OV/UV Response Time | | | 10 | | μs | | I <sub>LIMIT_ACCY</sub> | Output Current Limit Set-point<br>Accuracy (Note 15) | Tested at I <sub>OUT</sub> _OC_FAULT_LIMIT = 80A | | ±10 | | % FS | | I <sub>LIMIT_DELAY</sub> | Output Current Fault Response Time | Factory default | | 3 | | t <sub>SW</sub><br>( <u>Note 16</u> | | TJUNCTION | Over-temperature Protection Threshold | Factory default | | 125 | | °C | | | (Controller Junction Temperature) | Configured using PMBus | -40 | | 125 | °C | | T <sub>JUNCTION_HYS</sub> | Thermal Protection Hysteresis | | | 15 | | °C | **Electrical Specifications** $V_{IN} = V_{DD} = 12V$ , $f_{SW} = 533$ kHz, $T_A = -40$ °C to +85 °C, unless otherwise noted. Typical values are at $T_A = +25$ °C. Boldface limits apply across the operating temperature range, -40°C to +85°C. (Continued) | SYMBOL | PARAMETER | TEST CONDITIONS | MIN<br>( <u>Note 12</u> ) | TYP | MAX<br>( <u>Note 12)</u> | UNIT | |-----------------------------|----------------------------------------------------------|-------------------------------------------------------------------------------------------|---------------------------|-----|--------------------------|------| | OSCILLATOR AND SV | VITCHING CHARACTERISTICS | | " | | ' | | | fsw_range | Switching Frequency Range | | 296 | | 1067 | kHz | | f <sub>SW_ACCY</sub> | Switching Frequency Set-point<br>Accuracy | | -5 | | +5 | % | | EXT_SYNC <sub>PW</sub> | Minimum Pulse Width Required from<br>External SYNC Clock | Measured at 50% Amplitude | 150 | | | ns | | EXT_SYNC <sub>DRIFT</sub> | Drift Tolerance for External SYNC Clock | External SYNC Clock equal to 500kHz is not supported | -10 | | +10 | % | | LOGIC INPUT/OUTPL | IT CHARACTERISTICS | | | | | | | I <sub>LOGIC_BIAS</sub> | Bias Current at the Logic Input Pins | DDC, EN, MGN, PG, SA, SCL, SDA,<br>SALRT, SYNC, UVLO, V <sub>MON</sub> , V <sub>SET</sub> | -100 | | +100 | nA | | V <sub>LOGIC_IN_LOW</sub> | Logic Input Low Threshold Voltage | | | | 0.8 | ٧ | | V <sub>LOGIC_IN_HIGH</sub> | Logic Input High Threshold Voltage | | 2.0 | | | ٧ | | V <sub>LOGIC_OUT_LOW</sub> | Logic Output Low Threshold Voltage | 2mA sinking | | | 0.5 | ٧ | | V <sub>LOGIC_OUT_HIGH</sub> | Logic Output High Threshold Voltage | 2mA sourcing | 2.25 | | | ٧ | | PMBus INTERFACE T | IMING CHARACTERISTIC | | | | | | | f <sub>SMB</sub> | PMBus Operating Frequency | | 100 | | 400 | kHz | #### NOTES: - 12. Compliance to datasheet limits is assured by one or more methods: Production test, characterization and/or design. Controller is independently tested before module assembly. - 13. $V_{OUT}$ measured at the termination of the VSENP and VSENN sense points. - 14. The MAX load current is determined by the thermal "Derating Curves" on page 15, - 15. "FS" stands for full scale of recommended maximum operation range. - 16. "t<sub>SW</sub>" stands for time period of operation switching frequency. intersil Submit Document Feedback 12 FN8704.2 ## **Typical Performance Curves** **Efficiency Performance** Operating condition: $T_A = +25$ °C, no air flow. $C_{OUT} = 6 \times 470 \mu F$ POSCAP + $12 \times 100 \mu F$ CERAMIC. Typical values are used unless otherwise noted. FIGURE 5. EFFICIENCY vs OUTPUT CURRENT AT $V_{IN}$ = 5V, $f_{SW}$ = 300kHz FOR VARIOUS OUTPUT VOLTAGES FIGURE 6. EFFICIENCY vs SWITCHING FREQUENCY AT $V_{\text{IN}}$ = 5V, $I_{\text{OUT}}$ = 70A FOR VARIOUS OUTPUT VOLTAGES FIGURE 7. EFFICIENCY vs OUTPUT CURRENT AT $V_{IN} = 9V$ , FOR VARIOUS OUTPUT VOLTAGES FIGURE 8. EFFICIENCY vs SWITCHING FREQUENCY AT $V_{\text{IN}}$ = 9V, $I_{\text{OUT}}$ = 70A FOR VARIOUS OUTPUT VOLTAGES FIGURE 9. EFFICIENCY vs OUTPUT CURRENT AT $V_{IN}$ = 12V, FOR VARIOUS OUTPUT VOLTAGES FIGURE 10. EFFICIENCY vs SWITCHING FREQUENCY AT $V_{IN}$ = 12V, $I_{OUT}$ = 70A FOR VARIOUS OUTPUT VOLTAGES ### Typical Performance Curves (Continued) **Transient Response Performance** Operating conditions: $I_{OUT} = 0A/40A$ , $I_{OUT}$ slew rate > 100A/ $\mu$ s, $T_A = +25$ °C, 0LFM. Typical values are used unless otherwise noted. FIGURE 11. $5V_{IN}$ TO $1V_{OUT}$ TRANSIENT RESPONSE, $f_{SW}$ = 571kHz, $C_{OUT}$ = 8x100 $\mu$ F CERAMIC + 4x470 $\mu$ F POSCAP FIGURE 12. $5V_{IN}$ TO 1.5 $V_{OUT}$ TRANSIENT RESPONSE, $f_{SW}$ = 571kHz, $C_{OUT}$ = 10x100 $\mu$ F CERAMIC + 4x470 $\mu$ F POSCAP FIGURE 13. 12V $_{\rm IN}$ TO 1V $_{\rm OUT}$ TRANSIENT RESPONSE, f $_{\rm SW}$ = 300kHz, C $_{\rm OUT}$ = 14x100 $\mu$ F CERAMIC + 6x470 $\mu$ F POSCAP FIGURE 14. $12V_{IN}$ TO $1V_{OUT}$ TRANSIENT RESPONSE, $f_{SW}$ = 571kHz, $C_{OUT}$ = $10x100\mu F$ CERAMIC + $4x470\mu F$ POSCAP FIGURE 15. 12V<sub>IN</sub> TO 1.5V<sub>OUT</sub> TRANSIENT RESPONSE, $f_{SW}=571 \text{kHz}, \ C_{OUT}=10 \text{x} 100 \mu \text{F CERAMIC} + 4 \text{x} 470 \mu \text{F}$ POSCAP FIGURE 16. 12V<sub>IN</sub> TO 2.5V<sub>OUT</sub> TRANSIENT RESPONSE, $f_{SW} = 800 \text{kHz}, \ C_{OUT} = 6 \text{x} 100 \mu\text{F CERAMIC} + 3 \text{x} 470 \mu\text{F}$ POSCAP ### Typical Performance Curves (Continued) **Derating Curves** All of the following curves were plotted at $T_J = +120$ °C. Submit Document Feedback FIGURE 22. 12 $V_{IN}$ TO 2.5 $V_{OUT}$ , $f_{SW}$ = 533kHz FN8704.2 March 16, 2016 15 intersil ### **Functional Description** #### **SMBus Communications** The ISL8273M provides a PMBus digital interface that enables the user to configure all aspects of the module operation as well as monitor the input and output parameters. The ISL8273M can be used with any SMBus host device. In addition, the module is compatible with PMBus™ Power System Management Protocol Specification Parts I and II version 1.2. The ISL8273M accepts most standard PMBus commands. When configuring the device using PMBus commands, it is recommended that the enable pin is tied to SGND. The SMBus device address is the only parameter that must be set by the external pins. All other device parameters can be set using PMBus commands. The ISL8273M can operate without the PMBus in pin-strap mode with configurations programmed by pin-strap resistors, such as output voltage, switching frequency, device SMBus address, input UVLO, soft-start/stop and current sharing. ### **Output Voltage Selection** The output voltage may be set to a voltage between 0.6V and 2.5V provided that the input voltage is higher than the desired output voltage by an amount sufficient to maintain regulation. The VSET pin is used to set the output voltage to levels as shown in <u>Table 3</u>. The $R_{\text{SET}}$ resistor is placed between the VSET pin and SGND. A standard 1% resistor is required. **TABLE 3. OUTPUT VOLTAGE RESISTOR SETTINGS** | V <sub>OUT</sub><br>(V) | R <sub>SET</sub><br>(kΩ) | |-------------------------|--------------------------| | 0.60 | 10 | | 0.65 | 11 | | 0.70 | 12.1 | | 0.75 | 13.3 | | 0.80 | 14.7 | | 0.85 | 16.2 | | 0.90 | 17.8 | | 0.95 | 19.6 | | 1.00 | 21.5, or Connect to SGND | | 1.05 | 23.7 | | 1.10 | 26.1 | | 1.15 | 28.7 | | 1.20 | 31.6, or OPEN | | 1.25 | 34.8 | | 1.30 | 38.3 | | 1.40 | 42.2 | | 1.50 | 46.4 | | 1.60 | 51.1 | | 1.70 | 56.2 | TABLE 3. OUTPUT VOLTAGE RESISTOR SETTINGS (Continued) | V <sub>OUT</sub> (V) | R <sub>SET</sub><br>(kΩ) | |----------------------|--------------------------| | 1.80 | 61.9 | | 1.90 | 68.1 | | 2.00 | 75 | | 2.10 | 82.5 | | 2.20 | 90.9 | | 2.30 | 100 | | 2.50 | 110, or Connect to V25 | The output voltage may also be set to any value between 0.6V and 2.5V using the PMBus command VOUT\_COMMAND. This device supports dynamic voltage scaling, by allowing change to the output voltage set point during regulation. The voltage transition rate is specified by the PMBus command VOUT\_TRANSITION\_RATE. By Default, $V_{OUT\_MAX}$ is set to 110% of $V_{OUT}$ set by the pin-strap resistor, which can be changed to any value up to 2.75V by the PMBus Command VOUT MAX. ### **Soft-Start, Stop Delay and Ramp Times** The ISL8273M follows an internal start-up procedure after power is applied to the VDD pin. The module requires approximately 60ms to 70ms to check for specific values stored in its internal memory and programmed by pin-strap resistors. Once this process is completed, the device is ready to accept commands via the PMBus interface and the module is ready to be enabled. If the module is to be synchronized to an external clock source, the clock frequency must be stable prior to asserting the EN pin. It may be necessary to set a delay from when an enable signal is received until the output voltage starts to ramp to its target value. In addition, the designer may wish to precisely set the time required for V<sub>OUT</sub> to ramp to its target value after the delay period has expired. These features may be used as part of an overall inrush current management strategy or to precisely control how fast a load IC is turned on. The ISL8273M gives the system designer several options for precisely and independently controlling both the delay and ramp time periods. The soft-start delay period begins when the EN pin is asserted and ends when the delay time expires. The soft-start delay and ramp-up time can be programmed to custom values using the PMBus commands TON\_DELAY and TON\_RISE. When the delay time is set to 0ms, the device begins its ramp-up after the internal circuitry has initialized (approximately 2ms). When the soft-start ramp period is set to 0ms, the output ramps up as quickly as the output load capacitance and loop settings allow. It is generally recommended to set the soft-start ramp to a value greater than 1ms to prevent inadvertent fault conditions due to excessive inrush current. Similar to the soft-start delay and ramp-up time, the delay and ramp down time for soft-stop/off can be programmed using the PMBus commands TOFF\_DELAY and TOFF\_FALL. In addition, the module can be configured as "immediate off" using the Submit Document Feedback 16 intersil FN8704.2 command ON\_OFF\_CONFIG, such that the internal MOSFETs are turned off immediately after the delay time expires. In the current sharing mode where multiple ISL8273M modules are connected in parallel, ASCR is required to be disabled for the ramp-up with the USER\_CONFIG command. Therefore, the soft-start rise time is not equal to TON\_RISE. It can be calculated approximately by Equation 1. $$\label{eq:RiseTime} \text{Rise Time (ms)} \approx \frac{\text{TON\_RISE}}{\text{V}_{\text{IN}} \times f_{\text{SW}}} \times 330 \text{kHz} \times 12 \text{V} \tag{EQ. 1}$$ Also in the current sharing mode, ASCR will be enabled automatically upon power-good assertion after the ramp completes. To avoid premature ASCR turn on, it is recommended to increase POWER\_GOOD\_DELAY if the rise time exceeds 10ms. In addition, only "immediate off" is supported for current sharing. In the current sharing mode, if module self enable is used (VIN power-up), a minimum TON\_DELAY of 15ms is recommended. The SS/UVLO pin can be used to program the soft-start/stop delay time and ramp time to some typical values as shown in Table 4. **TABLE 4. SOFT-START/STOP RESISTOR SETTINGS** | DELAY TIME<br>(ms) | RAMP TIME<br>(ms) | R <sub>SET</sub><br>(kΩ) | |--------------------|-------------------|--------------------------| | 5 | 2 | 19.6, or Connect to SGND | | 10 | 2 | 21.5 | | 5 | 5 | 23.7, or OPEN | | 10 | 5 | 26.1 | | 20 | 5 | 28.7 | | 5 | 10 | 31.6 | | 10 | 10 | 34.8, or Connect to V25 | | 20 | 10 | 38.3 | | 5 | 2 | 42.2 | | 10 | 2 | 46.4 | | 5 | 5 | 51.1 | | 10 | 5 | 56.2 | | 20 | 5 | 61.9 | | 5 | 10 | 68.1 | | 10 | 10 | 75 | | 20 | 10 | 82.5 | ### **Power-Good** The ISL8273M provides a Power-good (PG) signal that indicates the output voltage is within a specified tolerance of its target level and no fault condition exists. By default, the PG pin asserts if the output is within 10% of the target voltage. This limit may be changed using the PMBus command POWER\_GOOD\_ON. A PG delay period is defined as the time from when all conditions within the ISL8273M for asserting PG are met to when the PG pin is actually asserted. This feature is commonly used instead of using an external reset controller to control external digital logic. A PG delay can be programmed using the PMBus command POWER GOOD DELAY. ### **Switching Frequency and PLL** The device's switching frequency is set from 296kHz to 1067kHz using the pin-strap method (for stand-alone noncurrent sharing module only) as shown in <a href="Table 5">Table 5</a>, or by using the PMBus command FREQUENCY\_SWITCH. The ISL8273M incorporates an internal Phase-locked Loop (PLL) to clock the internal circuitry. The PLL can be driven by an external clock source connected to the SYNC pin. It is recommended that when using an external clock, same frequency should be set in the FREQUENCY\_SWITCH command. In case the external clock is lost, the module will automatically switch to the internal clock. When using the internal oscillator, the SYNC pin can be configured as a clock source and as external sync to other modules. Refer to SYNC\_CONFIG command on <a href="page 47">page 47</a> for more information. **TABLE 5. SWITCHING FREQUENCY RESISTOR SETTINGS** | fsw<br>(kHz) | R <sub>SET</sub><br>(kΩ) | |--------------|--------------------------| | 296 | 14.7, or Connect to SGND | | 320 | 16.2 | | 364 | 17.8 | | 400 | 19.6 | | 421 | 21.5, or OPEN | | 471 | 23.7 | | 533 | 26.1 | | 571 | 28.7 | | 615 | 31.6, or Connect to V25 | | 727 | 34.8 | | 800 | 38.3 | | 842 | 42.2 | | 889 | 46.4 | | 1067 | 51.1 | ### **Loop Compensation** The module loop response is programmable via the PMBus command ASCR\_CONFIG or by using the pin-strap method (ASCR pin) according to <u>Table 6</u>. The ISL8273M uses the ChargeMode™ control algorithm that responds to the output current changes within a single PWM switching cycle, achieving a smaller total output voltage variation with less output capacitance than traditional PWM controllers. TABLE 6. ASCR RESISTOR SETTINGS | ASCR GAIN | ASCR RESIDUAL | R <sub>SET</sub><br>(kΩ) | |-----------|---------------|--------------------------| | 80 | 90 | 10 | | 120 | 90 | 11, or Connect to SGND | | 160 | 90 | 12.1 | | 200 | 90 | 13.3, or OPEN | | 240 | 90 | 14.7 | | 280 | 90 | 16.2 | Submit Document Feedback 17 intersil FN8704.2 TABLE 6. ASCR RESISTOR SETTINGS (Continued) | ASCR GAIN | ASCR RESIDUAL | R <sub>SET</sub><br>(kΩ) | |-----------|---------------|--------------------------| | 320 | 90 | 17.8 | | 360 | 90 | 19.6 | | 400 | 90 | 21.5 | | 450 | 90 | 23.7 | | 500 | 90 | 26.1 | | 550 | 90 | 28.7 | | 600 | 90 | 31.6 | | 700 | 90 | 34.8 | | 800 | 90 | 38.3 | | 80 | 100 | 42.2 | | 120 | 100 | 46.4 | | 160 | 100 | 51.1 | | 200 | 100 | 56.2 | | 240 | 100 | 61.9 | | 280 | 100 | 68.1 | | 320 | 100 | 75 | | 360 | 100 | 82.5 | | 400 | 100 | 90.9 | | 450 | 100 | 100 | | 500 | 100 | 110, or Connect to V25 | | 550 | 100 | 121 | | 600 | 100 | 133 | | 700 | 100 | 147 | | 800 | 100 | 162 | ### **Input Undervoltage Lockout (UVLO)** The input Undervoltage Lockout (UVLO) prevents the ISL8273M from operating when the input falls below a preset threshold, indicating the input supply is out of its specified range. The UVLO threshold (V<sub>UVLO</sub>) can be set between 4.18V and 16V by using the PMBus command VIN\_UV\_FAULT\_LIMIT. Using the pin-strap method (SS/UVLO pin) as shown in Table 7 allows to set the V<sub>UVLO</sub> to two typical values. A fault response to an input undervoltage fault can be programmed by the PMBus command VIN\_UV\_FAULT\_RESPONSE. If the input undervoltage fault retry is enabled, the module will shut down immediately once the input voltage falls below $\mathbf{V}_{\mathbf{UVLO}}$ and then continuously checks the input voltage after a retry delay time, which can be configured from 35ms to 280ms. If the input voltage rises above the input undervoltage warning level, the module will restart. The input undervoltage warning is 1.05\*V<sub>UVLO</sub> by default and can be programmed by the PMBus command VIN\_UV\_WARN\_LIMIT. Note that fault retry is not supported in current sharing configuration. **TABLE 7. UVLO RESISTOR SETTINGS** | UVLO<br>(V) | R <sub>SET</sub><br>(kΩ) | |-------------|-------------------------------------------------| | 4.5 | OPEN | | 4.5 | Connect to V25 | | 4.5 | Connect to SGND | | 4.5 | 19.6, 21.5, 23.7, 26.1, 28.7, 31.6, 34.8, 38.3 | | 10.8 | 42.2, 46.4, 51.1, 56.2, 61.9, 68.1,<br>75, 82.5 | #### **SMBus Module Address Selection** Each module must have its own unique serial address to distinguish between other devices on the bus. The module address is set by connecting a resistor between pins SA and SGND. Table 8 lists the available module addresses. **TABLE 8. SMBus ADDRESS RESISTOR SELECTION** | R <sub>SA</sub><br>(kΩ) | SMBus<br>ADDRESS | |--------------------------|------------------| | 10 | <b>1</b> 9h | | 11 | 1Ah | | 12.1 | 1Bh | | 13.3 | 1Ch | | 14.7 | 1Dh | | 16.2 | 1Eh | | 17.8 | 1Fh | | 19.6 | 20h | | 21.5 | 21h | | 23.7 | 22h | | 26.1 | 23h | | 28.7 | 24h | | 31.6 | 25h | | 34.8, or connect to SGND | 26h | | 38.3 | 27h | | 42.2, or Open | 28h | | 46.4 | 29h | | 51.1 | 2Ah | | 56.2 | 2Bh | | 61.9 | 2Ch | | 68.1 | 2Dh | | 75 | 2Eh | | 82.5 | 2Fh | | 90.9 | 30h | | 100 | 31h | | 110 | 32h | | 121 | 33h | | 133 | 34h | | 147 | 35h | | 162 | 36h | | 178 | 37h | ### **Output Overvoltage Protection** The ISL8273M offers an internal output overvoltage protection circuit that can be used to protect sensitive load circuitry from being subjected to a voltage higher than its prescribed limits. A hardware comparator is used to compare the actual output voltage (seen at pins VSENP, VSENN) to a threshold set to 15% higher than the target output voltage (default setting). Fault threshold can be programmed to a desired level by PMBus command VOUT\_OV\_FAULT\_LIMIT. If the VSENP - VSENN voltage exceeds this threshold, the module will initiate an immediate shutdown without retry. Continuous retry can be enabled using the PMBus command VOUT\_OV\_FAULT\_RESPONSE. The retry delay time can be configured from 35ms to 280ms. Note that fault retry is not supported in current sharing configuration. Internal to module, two 100 $\Omega$ resistors are populated from V<sub>OUT</sub> to VSENP and SGND to VSENN to protect the module from overvoltage conditions in case of open at the voltage sensing pins and differential remote sense traces due to assembly error. As long as differential remote sense traces have low resistance, V<sub>OUT</sub> regulation accuracy is not compromised. ### **Output Prebias Protection** An output prebias condition exists when an externally applied voltage is present on a power supply's output before the power supply's control IC is enabled. Certain applications require that the converter not be allowed to sink current during start-up if a prebias condition exists at the output. The ISL8273M provides prebias protection by sampling the output voltage prior to initiating an output ramp. If a prebias voltage lower than the target voltage exists after the preconfigured delay period has expired, the target voltage is set to match the existing prebias voltage and both drivers are enabled. The output voltage is then ramped to the final regulation value at the preconfigured ramp rate. The actual time the output takes to ramp from the prebias voltage to the target voltage varies, depending on the prebias voltage. However, the total time elapsed from when the delay period expires to when the output reaches its target value will match the preconfigured ramp time (see Figure 23). FIGURE 23. OUTPUT RESPONSES TO PREBIAS VOLTAGES If a prebias voltage is higher than the target voltage after the preconfigured delay period has expired, the target voltage is set to match the existing prebias voltage. Thus, both drivers are enabled with a PWM duty cycle that would ideally create the prebias voltage. Once the preconfigured soft-start ramp period has expired, the PG pin is asserted (assuming the prebias voltage is not higher than the overvoltage limit). The PWM then adjusts its duty cycle to match the original target voltage and the output ramps down to the preconfigured output voltage. If a prebias voltage is higher than the overvoltage limit, the device does not initiate a turn-on sequence and declares an overvoltage fault condition. The device then responds based on the output overvoltage fault response setting programmed by the PMBus command VOUT\_OV\_FAULT\_RESPONSE. ### **Output Overcurrent Protection** The ISL8273M is protected from damage if the output is shorted to ground or if an overload condition is imposed on the output. Average output overcurrent fault threshold can be programmed by the PMBus command IOUT\_OC\_FAULT\_LIMIT. The module automatically programs the peak inductor current fault threshold, by calculating inductor ripple current based on input voltage, switching frequency and VOUT\_COMMAND. When the peak inductor current crosses the peak inductor current fault threshold for three successive switching cycles, the module will initiate an immediate shutdown. The default response from an overcurrent fault is an immediate shutdown without retry. A continuous retry can be enabled using the PMBus command MFR\_IOUT\_OC\_FAULT\_RESPONSE. Note that fault retry is not supported in current sharing configuration. Submit Document Feedback 19 intersil FN8704.2 #### **Thermal Overload Protection** The ISL8273M includes a thermal sensor that continuously measures the internal temperature of the module and shuts down the controller when the temperature exceeds the preset limit. The factory default temperature limit is set to +125°C, that can be changed using the PMBus command OT\_FAULT\_LIMIT. The default response from an over-temperature fault is an immediate shutdown without retry. Retry settings can be programmed using the PMBus command OT\_FAULT\_RESPONSE. Hysteresis is implemented with the over-temperature fault retry. If a retry is enabled, the module will shut down immediately upon an over-temperature fault event and then continuously checks the temperature after a retry delay time, which can be configured from 35ms to 280ms. If the temperature falls below the over-temperature warning level, the module will restart. The over-temperature warning is +105°C by default and programmable using the PMBus command OT\_WARN\_LIMIT. Note that fault retry is not supported in current sharing configuration. ### Digital-DC™ Bus The Digital-DC™ Communications (DDC) bus is used to communicate between Intersil's digital power modules and digital controllers. The DDC bus provides the communication channel between devices for features such as current sharing, sequencing and fault spreading. The DDC pin on all Digital-DC™ devices in an application should be connected together. A pull-up resistor is required on the DDC bus in order to guarantee the rise time as shown in Equation 2: $$Rise\ Time =\ R_{PU}{}^*C_{LOAD}{}^<1\mu s \tag{EQ. 2} \label{eq:equation:equation}$$ Where $R_{PU}$ is the DDC bus pull-up resistance and $C_{LOAD}$ is the bus loading. The pull-up resistor may be tied to an external 3.3V or 5V supply as long as this voltage is present prior to or during the device power-up. In principle, each device connected to the DDC bus represents approximately 10pF of capacitive loading, and each inch of FR4 PCB trace introduces approximately 2pF. The ideal design uses a central pull-up resistor that is well-matched to the total load capacitance. ### **Active Current Sharing** Paralleling multiple ISL8273M modules can be used to increase the output current capability of a single power rail. By connecting the DDC and SYNC pins of each module together and configuring the modules as a current sharing rail, the units will share the current equally within a few percent. Figure 24 illustrates a typical connection for two modules. FIGURE 24. CURRENT SHARING GROUP The ISL8273M uses a DDC bus based digital current sharing technique to balance the steady-state module output current by aligning the load lines of member modules to a reference module. When multiple ISL8273M modules are connected for current sharing, a non-zero active droop resistance must be set to add artificial resistance in the output voltage path to control the slope of the load line curve, calibrating out the physical parasitic mismatches due to the power train components and PCB layout. The active droop resistance can be programmed using the PMBus command VOUT\_DROOP based on <a href="Equation 3">Equation 3</a>. Typically, a higher droop value offers a more accurate dynamic current sharing at the expense of the output load regulation. 1% droop at full load will be a good trade-off between output load regulation and dynamic current sharing. $$\frac{V_{OUT}}{I_{LOAD(MAX)}} \times 0.005 \le Droop \le \frac{V_{OUT}}{I_{LOAD(MAX)}} \times 0.015 \tag{EQ. 3}$$ Upon system start-up, the module with the lowest device position as selected in the DDC\_CONFIG is defined as the reference module. The remaining modules are members. The reference module broadcasts its current over the DDC bus. The members use the reference current information to trim their voltages (V<sub>MEMBER</sub>) to balance the current loading of each module in the system. FIGURE 25. ACTIVE CURRENT SHARING <u>Figure 25</u> shows that for load lines with identical slopes, the member voltage is increased towards the reference voltage, which closes the gap between the inductor currents. The relation between reference and member currents and voltage is given by Equation 4: $$V_{MEMBER} = V_{OUT} + R \times (I_{REFERENCE} - I_{MEMBER})$$ (EQ. 4) Where R is the value of the droop resistance. The DDC\_CONFIG command is used to configure the module for active current sharing. The default setting is a stand-alone noncurrent sharing module. For the fault configuration, it is required to enable the fault spreading mode in the current sharing rail with the PMBus command DDC\_GROUP. Broadcast operation must be enabled using the DDC\_GROUP command to allow start-up/shutdown and margining operations. It is optional to enable the V<sub>OUT</sub> broadcast in the DDC\_GROUP command to allow V<sub>OUT</sub> set point to change dynamically during operation. In multiple-module current sharing configuration, it is required to synchronize all modules to the same switching clock by tying the SYNC pins together. The clock source can be selected either from one module or from an external clock using the SYNC\_CONFIG command. The phase offset of current sharing modules is automatically set according to the device positions and number of devices specified in the DDC\_CONFIG command. The pin-strap method is offered for the current sharing configuration with the CS pin. <u>Table 9</u> lists the current sharing pin-strap settings. **TABLE 9. CURRENT SHARING RESISTOR SETTINGS** | CLOCK<br>CONFIGURATION | DEVICE POSITION - NUMBER OF DEVICES | DROOP<br>(mV/A) | R <sub>SET</sub><br>(kΩ) | |------------------------|-------------------------------------|-----------------|--------------------------| | Output internal | 1-2 | 0.07 | 10 | | External | 2-2 | 0.07 | 11 | | Output internal | 1-2 | 0.1 | 12.1 | | External | 2-2 | 0.1 | 13.3 | | Output internal | 1-2 | 0.13 | 14.7 | | External | 2-2 | 0.13 | 16.2 | | Output internal | 1-2 | 0.17 | 17.8 | | External | 2-2 | 0.17 | 19.6 | | Output internal | 1-2 | 0.21 | 21.5 | | External | 2-2 | 0.21 | 23.7 | | Output internal | 1-3 | 0.05 | 26.1 | | External | 2-3 | 0.05 | 28.7 | | External | 3-3 | 0.05 | 31.6 | | Output internal | 1-3 | 0.07 | 34.8 | | External | 2-3 | 0.07 | 38.3 | | External | 3-3 | 0.07 | 42.2 | | Output internal | 1-3 | 0.09 | 46.4 | **TABLE 9. CURRENT SHARING RESISTOR SETTINGS (Continued)** | CLOCK<br>CONFIGURATION | DEVICE POSITION - NUMBER OF DEVICES | DROOP<br>(mV/A) | R <sub>SET</sub><br>(kΩ) | |------------------------|-------------------------------------|-----------------|-------------------------------------------| | External | 2-3 | 0.09 | 51.1 | | External | 3-3 | 0.09 | 56.2 | | Output internal | 1-3 | 0.11 | 61.9 | | External | 2-3 | 0.11 | 68.1 | | External | 3-3 | 0.11 | 75 | | Output internal | 1-3 | 0.14 | 82.5 | | External | 2-3 | 0.14 | 90.9 | | External | 3-3 | 0.14 | 100 | | Internal only | 1-1 | 0 | Connect to SGND<br>(for immediate<br>off) | | Internal only | 1-1 | 0 | OPEN<br>(for soft-off) | NOTE: Fault retry is not supported in current sharing configuration. ### **Phase Spreading** When multiple point-of-load converters share a common DC input supply, it is desirable to adjust the clock phase offset of each device, such that not all devices start to switch simultaneously. Setting each converter to start its switching cycle at a different point in time can dramatically reduce input capacitance requirements and efficiency losses. Since the peak current drawn from the input supply is effectively spread out over a period of time, the peak current drawn at any given moment is reduced, and the power losses proportional to the $I_{\mbox{RMS}}^2$ are reduced dramatically. To enable phase spreading, all converters must be synchronized to the same switching clock. The phase offset of each device may also be set to any value between $0^{\circ}$ and $360^{\circ}$ in 22.5° increments with the PMBus command INTERLEAVE. The internal two phases of the module always maintain a phase difference of $180^{\circ}$ . ### **Fault Spreading** Digital-DC modules and devices can be configured to broadcast a fault event over the DDC bus to the other devices in the group using the PMBus command DDC\_GROUP. When a nondestructive fault occurs, the device shuts down and broadcasts the fault event over the DDC bus. The other devices on the DDC bus shut down simultaneously, if configured to do so. Note that fault retry is not supported in multiple modules with fault spreading enabled, such as current sharing configuration. #### **Output Sequencing** A group of Digital-DC modules or devices may be configured to power up in a predetermined sequence. This feature is especially useful when powering advanced processors (FPGAs and ASICs) that require one supply to reach its operating voltage prior to another supply reaching it in order to avoid latch-up. Multidevice sequencing can be achieved by configuring each device with the Submit Document Feedback 21 intersil FN8704.2 PMBus command SEQUENCE. Multiple device sequencing is configured by issuing PMBus commands to assign the preceding device in the sequencing chain as well as the device that follows the sequence. The Enable pins of all devices in a sequencing group must be tied together and driven high to initiate a sequenced turn-on of the group. The enable must be driven low to initiate a sequenced turnoff of the group. It is recommended to enable fault spreading with the PMBus command DDC\_GROUP within a sequencing group. ### **Monitoring Via SMBus** The ISL8273M can monitor a wide variety of different system parameters using the PMBus commands: - READ\_VIN - READ\_VOUT - READ\_IOUT - READ INTERNAL TEMP - READ DUTY CYCLE - READ\_FREQEUNCY - READ\_VMON ### **Snapshot Parameter Capture** The ISL8273M offers a special feature to capture parametric data and fault status following a fault. Detailed description is provided in the "PMBus Commands Description" on page 28 under PMBus command SNAPSHOT and SNAPSHOT\_CONTROL. ### **Nonvolatile Memory** The ISL8273M has internal nonvolatile memory where user configurations are stored. Integrated security measures ensure that the user can only restore the module to a level that has been made available to them. During the initialization process, the ISL8273M checks for stored values contained in its internal nonvolatile memory. Modules are shipped with factory defaults configuration and most settings can be overwritten by PMBus Commands and can be stored in nonvolatile memory by PMBus command STORE\_USER\_ALL. ### **Layout Guide** To achieve stable operation, low losses and good thermal performance some layout considerations are necessary (Figure 26). - Establish separate SGND plane and PGND planes, then connect SGND to PGND plane on a middle layer and underneath PAD6 with a single point connection. For SGND and PGND pin connections, such as small pins H16, J16, M5 and M17..., use multiple vias for each pin to connect to inner SGND or PGND layer. - Place enough ceramic capacitors between VIN and PGND, VOUT and PGND and bypass capacitors between VDD, VDRV and the ground plane, as close to the module as possible to minimize high frequency noise. It is very critical to place the - output ceramic capacitors close to the VOUT pads and in the direction of the load current path in order to create a low impedance path for the high frequency inductor ripple current. - Use large copper areas for power path (VIN, PGND, VOUT) to minimize conduction loss and thermal stress. Also, use multiple vias to connect the power planes in different layers. It is recommended to enlarge PAD11 and 15 to also place more vias on them. The ceramic capacitors CIN can be placed on the bottom layer under these two pads. - . Connect remote sensing traces to the regulation point to achieve a tight output voltage regulation and place the two traces in parallel. Route a trace from VSENN and VSENP to the point of load where the tight output voltage is desired. Avoid routing any sensitive signal traces, such as the VSENN, VSENP sensing lines near the SW pins. - PAD14 and 16 (SW1 and SW2) are noisy pads, but they are beneficial for thermal dissipation. If the noise issue is critical for the applications, it is recommended to use only the top layer for the SW pads. For better thermal performance, use multiple vias on these pads to connect into the SW inner and bottom layers. However, caution must be taken when placing a limited area of SW planes in any layer. The SW planes should avoid the sensing signals and should be surrounded by the PGND layer to avoid the noise coupling. - For pins SWD1 (L3) and SWD2 (P10), it is recommended to connect to the related SW1 and SW2 pads with short loop wires. The wire width should be more than 20mils. FIGURE 26. RECOMMENDED LAYOUT ### **Thermal Considerations** Experimental power loss curves along with $\theta_{IA}$ from thermal modeling analysis can be used to evaluate the thermal consideration for the module. The derating curves are derived from the maximum power allowed while maintaining the temperature below the maximum junction temperature of +120°C. The derating curves are derived based on tests of the ISL8273MEVAL1Z evaluation board, which is an 8-layer board 4.7x4.8inch in size with 2oz Cu on all layers and multiple via interconnects. In the actual application, other heat sources and design margins should be considered. ### **Package Description** The structure of the ISL8273M belongs to the High Density Array no-lead package (HDA). This kind of package has advantages, such as good thermal and electrical conductivity, low weight and small size. The HDA package is applicable for surface mounting technology and is being more readily used in the industry. The ISL8273M contains several types of devices, including resistors, capacitors, inductors and control ICs. The ISL8273M is a copper leadframe based package with exposed copper thermal pads, which have good electrical and thermal conductivity. The copper leadframe and multicomponent assembly is overmolded with a polymer mold compound to protect these devices. The package outline and typical PCB layout pattern design and typical stencil pattern design are shown on pages 53, 54 and 55. The module has a small size of 18mmx 23mmx 7.5mm. ### **PCB Layout Pattern Design** The bottom of ISL8273M is a leadframe footprint, which is attached to the PCB by surface mounting process. The PCB layout pattern is shown on page 55. The PCB layout pattern is essentially 1:1 with the HDA exposed pad and I/O termination dimensions. The thermal lands on the PCB layout should match 1:1 with the package exposed die pads. #### **Thermal Vias** A grid of 1.0mm to 1.2mm pitch thermal vias, which drops down and connects to buried copper plane(s), should be placed under the thermal land. The vias should be about 0.3mm to 0.33mm in diameter with the barrel plated to about 1.0 oz. of copper. Although adding more vias (by decreasing via pitch) will improve the thermal performance, diminishing returns will be seen as the number of vias is increased. Simply use as many vias as practical for the thermal land size and your board design rules will allow. ### **Stencil Pattern Design** Reflowed solder joints on the perimeter I/O lands should have about a 50µm to 75µm (2mil to 3mil) standoff height. The solder paste stencil design is the first step in developing optimized, reliable solder joins. Stencil aperture size to land size ratio should typically be 1:1. The aperture width may be reduced slightly to help prevent solder bridging between adjacent I/O lands. To reduce solder paste volume on the larger thermal lands, it is recommended that an array of smaller apertures be used instead of one large aperture. It is recommended that the stencil printing area cover 50% to 80% of the PCB layout pattern. A typical solder stencil pattern is shown on page 54. The gap width between pad to pad is 0.6mm. The user should consider the symmetry of the whole stencil pattern when designing its pads. A laser cut, stainless steel stencil with electropolished trapezoidal walls is recommended. Electropolishing "smooths" the aperture walls resulting in reduced surface friction and better paste release, which reduces voids. Using a Trapezoidal Section Aperture (TSA) also promotes paste release and forms a "brick like" paste deposit that assists in firm component placement. A 0.1mm to 0.15mm stencil thickness is recommended for this large pitch (1.3mm) HDA. ### **Reflow Parameters** Due to the low mount height of the HDA, "No-Clean" Type 3 solder paste per ANSI/J-STD-005 is recommended. A nitrogen purge is also recommended during reflow. A system board reflow profile depends on the thermal mass of the entire populated board, so it is not practical to define a specific soldering profile just for the HDA. The profile given in <a href="Figure 27">Figure 27</a> is provided as a guideline, which can be customized for varying manufacturing practices and applications. FIGURE 27. TYPICAL REFLOW PROFILE ## **PMBus Command Summary** | COMMAND CODE | COMMAND<br>NAME | DESCRIPTION | TYPE | DATA<br>FORMAT | DEFAULT<br>VALUE | DEFAULT<br>SETTING | PAGE | |--------------|------------------------|------------------------------------------------------------------------------|-----------|----------------|------------------|------------------------------------|-----------| | 01h | OPERATION | Sets Enable, Disable and V <sub>OUT</sub><br>Margin modes. | R/W BYTE | BIT | | | <u>28</u> | | 02h | ON_OFF_CONFIG | Configures the EN pin and PMBus commands to turn the unit ON/OFF | R/W BYTE | BIT | <b>1</b> 6h | Hardware Enable,<br>Soft Off | <u>28</u> | | 03h | CLEAR_FAULTS | Clears fault indications. | SEND BYTE | | | | <u>29</u> | | 15h | STORE_USER_ALL | Stores all PMBus values written since last restore at user level. | SEND BYTE | | | | <u>29</u> | | <b>16</b> h | RESTORE_USER_ALL | Restores PMBus settings that were stored using STORE_USER_ALL. | SEND BYTE | | | | <u>29</u> | | 20h | VOUT_MODE | Preset to defined data format of V <sub>OUT</sub> commands. | READ BYTE | BIT | <b>13</b> h | Linear Mode,<br>Exponent = -13 | <u>29</u> | | 21h | VOUT_COMMAND | Sets the nominal value of the output voltage. | R/W WORD | <b>L16</b> u | | Pin-strap | <u>29</u> | | 23h | VOUT_CAL_OFFSET | Applies a fixed offset voltage to the VOUT_COMMAND. | R/W WORD | L16s | 0000h | ov | <u>29</u> | | 24h | VOUT_MAX | Sets the maximum possible value of $V_{OUT}$ . 110% of pin-strap $V_{OUT}$ . | R/W WORD | <b>L16</b> u | | 1.1*V <sub>OUT</sub><br>Pin-strap | <u>30</u> | | 25h | VOUT_MARGIN_HIGH | Sets the value of the V <sub>OUT</sub> during a margin high. | R/W WORD | L16u | | 1.05*V <sub>OUT</sub><br>Pin-strap | <u>30</u> | | 26h | VOUT_MARGIN_LOW | Sets the value of the V <sub>OUT</sub> during a margin low. | R/W WORD | L16u | | 0.95*V <sub>OUT</sub><br>Pin-strap | <u>30</u> | | 27h | VOUT_TRANSITION_RATE | Sets the transition rate during margin or other change of V <sub>OUT</sub> . | R/W WORD | L11 | BA00h | 1V/ms | <u>30</u> | | 28h | VOUT_DROOP | Sets the loadline (V/I Slope) resistance for the rail. | R/W WORD | L11 | | Pin-strap | <u>30</u> | | 33h | FREQUENCY_SWITCH | Sets the switching frequency. | R/W WORD | L11 | | Pin-strap | <u>31</u> | | 37h | INTERLEAVE | Configures a phase offset between devices sharing a SYNC clock. | R/W WORD | BIT | 0000h | | <u>31</u> | | 38h | IOUT_CAL_GAIN | Sense resistance for inductor DCR current sensing. | R/W WORD | L11 | B370h | 0.86mΩ | <u>31</u> | | 39h | IOUT_CAL_OFFSET | Sets the current-sense offset. | R/W WORD | L11 | 0000h | 0A | <u>31</u> | | 40h | VOUT_OV_FAULT_LIMIT | Sets the V <sub>OUT</sub> overvoltage fault threshold. | R/W WORD | <b>L16</b> u | | 1.15*V <sub>OUT</sub><br>Pin-strap | <u>31</u> | | <b>41</b> h | VOUT_OV_FAULT_RESPONSE | Configures the V <sub>OUT</sub> overvoltage fault response. | R/W BYTE | BIT | 80h | Disable and<br>No Retry | <u>32</u> | | 42h | VOUT_OV_WARN_LIMIT | Sets the V <sub>OUT</sub> overvoltage warn threshold. | R/W WORD | <b>L16</b> u | | 1.10*V <sub>OUT</sub><br>Pin-strap | <u>32</u> | | 43h | VOUT_UV_WARN_LIMIT | Sets the V <sub>OUT</sub> undervoltage warn threshold. | R/W WORD | <b>L1</b> 6u | | 0.9*V <sub>OUT</sub><br>Pin-strap | <u>32</u> | | 44h | VOUT_UV_FAULT_LIMIT | Sets the V <sub>OUT</sub> undervoltage fault threshold. | R/W WORD | L16u | | 0.85*V <sub>OUT</sub><br>Pin-strap | <u>32</u> | | 45h | VOUT_UV_FAULT_RESPONSE | Configures the V <sub>OUT</sub> undervoltage fault response. | R/W BYTE | BIT | 80h | Disable and<br>No Retry | 33 | | 46h | IOUT_OC_FAULT_LIMIT | Sets the I <sub>OUT</sub> average overcurrent fault threshold. | R/W WORD | L11 | EAD0h | 90A | <u>33</u> | | 4Bh | IOUT_UC_FAULT_LIMIT | Sets the I <sub>OUT</sub> average undercurrent fault threshold. | R/W WORD | L11 | E4E0h | -50A | 33 | | 4Fh | OT_FAULT_LIMIT | Sets the over-temperature fault threshold. | R/W WORD | L11 | EBE8h | +125°C | <u>33</u> | | 50h | OT_FAULT_RESPONSE | Configures the over-temperature fault response. | R/W BYTE | BIT | 80h | Disable and<br>No Retry | 34 | ## PMBus Command Summary (Continued) | COMMAND<br>CODE | COMMAND<br>NAME | DESCRIPTION | TYPE | DATA<br>FORMAT | DEFAULT<br>VALUE | DEFAULT<br>SETTING | PAGE | |-----------------|-----------------------|-----------------------------------------------------------------------|-----------|----------------|------------------|----------------------------------------|-----------| | 5 <b>1</b> h | OT_WARN_LIMIT | Sets the over-temperature warning limit. | R/W WORD | L11 | EB48h | +105°C | <u>34</u> | | 52h | UT_WARN_LIMIT | Sets the under-temperature warning limit. | R/W WORD | L11 | DC40h | -30°C | <u>34</u> | | 53h | UT_FAULT_LIMIT | Sets the under-temperature fault threshold. | R/W WORD | L11 | E580h | -40°C | <u>34</u> | | 54h | UT_FAULT_RESPONSE | Configures the under-temperature fault response. | R/W BYTE | BIT | 80h | Disable and<br>No Retry | <u>35</u> | | 55h | VIN_OV_FAULT_LIMIT | Sets the V <sub>IN</sub> overvoltage fault threshold. | R/W WORD | L11 | D380h | 14V | <u>35</u> | | 56h | VIN_OV_FAULT_RESPONSE | Configures the V <sub>IN</sub> overvoltage fault response. | R/W BYTE | BIT | 80h | Disable and<br>No Retry | <u>35</u> | | 57h | VIN_OV_WARN_LIMIT | Sets the input overvoltage warning limit. | R/W WORD | L11 | D353h | 13.3V | <u>36</u> | | 58h | VIN_UV_WARN_LIMIT | Sets the input undervoltage warning limit. | R/W WORD | L11 | | 1.05*V <sub>IN</sub><br>UV Fault Limit | <u>36</u> | | 59h | VIN_UV_FAULT_LIMIT | Sets the V <sub>IN</sub> undervoltage fault threshold. | R/W WORD | L11 | | Pin-strap | <u>36</u> | | 5Ah | VIN_UV_FAULT_RESPONSE | Configures the V <sub>IN</sub> undervoltage fault response. | R/W BYTE | BIT | 80h | Disable and<br>No Retry | <u>36</u> | | 5Eh | POWER_GOOD_ON | Sets the voltage threshold for<br>Power-good indication. | R/W WORD | <b>L1</b> 6u | | 0.9*V <sub>OUT</sub><br>Pin-strap | <u>37</u> | | 60h | TON_DELAY | Sets the delay time from ENABLE to start of V <sub>OUT</sub> rise. | R/W WORD | L11 | | Pin-strap | <u>37</u> | | 61h | TON_RISE | Sets the rise time of V <sub>OUT</sub> after ENABLE and TON_DELAY. | R/W WORD | L11 | | Pin-strap | <u>37</u> | | 64h | TOFF_DELAY | Sets the delay time from DISABLE to start of V <sub>OUT</sub> fall. | R/W WORD | L11 | | Pin-strap | <u>37</u> | | 65h | TOFF_FALL | Sets the fall time for V <sub>OUT</sub> after DISABLE and TOFF_DELAY. | R/W WORD | L11 | | Pin-strap | <u>37</u> | | 78h | STATUS_BYTE | Returns an abbreviated status for fast reads. | READ BYTE | BIT | 00h | No Faults | <u>38</u> | | 79h | STATUS_WORD | Returns information with a summary of the units's fault condition. | READ WORD | ВІТ | 0000h | No Faults | <u>38</u> | | 7Ah | STATUS_VOUT | Returns the V <sub>OUT</sub> specific status. | READ BYTE | BIT | 00h | No Faults | <u>39</u> | | 7Bh | STATUS_IOUT | Returns the I <sub>OUT</sub> specific status. | READ BYTE | BIT | 00h | No Faults | <u>39</u> | | 7Ch | STATUS_INPUT | Returns specific status specific to the input. | READ BYTE | BIT | 00h | No Faults | <u>39</u> | | 7Dh | STATUS_TEMP | Returns the temperature specific status. | READ BYTE | BIT | 00h | No Faults | <u>40</u> | | 7Eh | STATUS_CML | Returns the communication, logic and memory specific status. | READ BYTE | BIT | 00h | No Faults | 40 | | 80h | STATUS_MFR_SPECIFIC | Returns the VMON and external sync clock specific status. | READ BYTE | BIT | 00h | No Faults | <u>40</u> | | 88h | READ_VIN | Returns the input voltage reading. | READ WORD | L11 | | | <u>41</u> | | 8Bh | READ_VOUT | Returns the output voltage reading. | READ WORD | <b>L1</b> 6u | | | 41 | | 8Ch | READ_IOUT | Returns the output current reading. | READ WORD | L11 | | | 41 | | 8Dh | READ_INTERNAL_TEMP | Returns the temperature reading internal to the device. | READ WORD | L11 | | | <u>41</u> | ## PMBus Command Summary (Continued) | COMMAND<br>CODE | COMMAND<br>NAME | DESCRIPTION | TYPE | DATA<br>FORMAT | DEFAULT<br>VALUE | DEFAULT<br>SETTING | PAGE | |-----------------|----------------------------|-----------------------------------------------------------------------|-----------------------------------------|----------------|-----------------------------|-----------------------------------------------------|-----------| | 94h | READ_DUTY_CYCLE | Returns the duty cycle reading during the ENABLE state. | READ WORD | L11 | | | <u>41</u> | | 95h | READ_FREQUENCY | Returns the measured operating switch frequency. | READ WORD | L11 | | | <u>41</u> | | 96h | READ_IOUT_0 | Returns phase 1 current reading. | READ WORD | L11 | | | <u>41</u> | | 97h | READ_IOUT_1 | Returns phase 2 current reading. | READ WORD | L11 | | | <u>41</u> | | 99h | MFR_ID | Sets a user defined identification. | R/W BLOCK | ASC | | Null | <u>42</u> | | 9Ah | MFR_MODEL | Sets a user defined model. | R/W BLOCK | ASC | | Null | <u>42</u> | | 9Bh | MFR_REVISION | Sets a user defined revision. | R/W BLOCK | ASC | | Null | <u>42</u> | | 9Ch | MFR_LOCATION | Sets a user defined location identifier. | R/W BLOCK | ASC | | Null | <u>42</u> | | 9Dh | MFR_DATE | Sets a user defined date. | R/W BLOCK | ASC | | Null | 42 | | 9Eh | MFR_SERIAL | Sets a user defined serialized identifier. | R/W BLOCK | ASC | | Null | 43 | | A8H | LEGACY_FAULT_GROUP | Sets rail IDs of legacy devices for fault spreading | R/W BLOCK | BIT | 0000000h | No rail ID specified | <u>43</u> | | B0h | USER_DATA_00 | Sets a user defined data. | R/W BLOCK | ASC | | Null | <u>43</u> | | D0h | ISENSE_CONFIG | Configures ISENSE related features. | R/W BYTE | BIT | 06h | 256ns Blanking<br>Time, High Range | <u>43</u> | | D1h | USER_CONFIG | Configures several user-level features. | R/W BYTE | BIT | | Pin-strap (ASCR on/off for start-up) | 44 | | D3h | DDC_CONFIG | Configures the DDC bus. R/W WORD BIT | | BIT | | Pin-strap (set<br>based on PMBus<br>address and CS) | 44 | | D4h | POWER_GOOD_DELAY | | | 3ms | 44 | | | | DFh | ASCR_CONFIG | Configures ASCR control loop. | R/W BLOCK CUS | | | Pin-strap | <u>45</u> | | E0h | SEQUENCE | Identifies the Rail DDC ID to perform multi-rail sequencing. | | | Prequel and Sequel Disabled | <u>45</u> | | | E2h | DDC_GROUP | Sets rail DDC IDs to obey faults and margining spreading information. | ey faults R/W BLOCK BIT | | Pin-strap (set based on CS) | <u>46</u> | | | E4h | DEVICE_ID | Returns the 16-byte (character) device identifier string. | READ BLOCK | ASC | | Reads Device<br>Version | <u>46</u> | | E5h | MFR_IOUT_OC_FAULT_RESPONSE | Configures the I <sub>OUT</sub> overcurrent fault response. | R/W BYTE | BIT | 80h | Disable and<br>No Retry | <u>46</u> | | E6h | MFR_IOUT_UC_FAULT_RESPONSE | Configures the I <sub>OUT</sub> undercurrent fault response. | R/W BYTE | BIT | 80h | Disable and<br>No Retry | 47 | | E9h | SYNC_CONFIG | Configures the SYNC pin. | . , , , , , , , , , , , , , , , , , , , | | Pin-strap (set based on CS) | <u>47</u> | | | EAh | SNAPSHOT | Returns 32-byte read-back of parametric and status values. | | | 48 | | | | EBh | BLANK_PARAMS | Returns recently changed parameter values. | , , | | | <u>48</u> | | | F3h | SNAPSHOT_CONTROL | Snapshot feature control command. | | | | 48 | | | F4h | RESTORE_FACTORY | Restores device to the factory default values. | | | <u>49</u> | | | | F5h | MFR_VMON_OV_FAULT_LIMIT | Returns the VMON overvoltage threshold. | READ WORD | L11 | CB00h | 6V | <u>49</u> | ### PMBus Command Summary (Continued) | COMMAND CODE | COMMAND<br>NAME | DESCRIPTION | TYPE | DATA<br>FORMAT | DEFAULT<br>VALUE | DEFAULT<br>SETTING | PAGE | |--------------|-------------------------|---------------------------------------------------------------------|-----------|-------------------------|------------------|--------------------|-----------| | F6h | MFR_VMON_UV_FAULT_LIMIT | Returns the VMON undervoltage threshold. | READ WORD | L11 | CA00h | 4V | <u>49</u> | | F7h | MFR_READ_VMON | Returns the VMON voltage reading. | READ WORD | L11 | | | <u>49</u> | | F8h | VMON_OV_FAULT_RESPONSE | Returns the VMON overvoltage READ BYTE BIT 80h Disable and No Retry | | | <u>49</u> | | | | F9h | VMON_UV_FAULT_RESPONSE | Returns the VMON undervoltage response. READ BYTE BIT 80h | | Disable and No<br>Retry | <u>49</u> | | | ### PMBus™ Data Formats ### Linear-11 (L11) L11 data format uses 5-bit two's compliment exponent (N) and 11-bit two's compliment mantissa (Y) to represent real world decimal value (X). Relation between real world decimal value (X), N and Y is: $X = Y \cdot 2^{N}$ #### Linear-16 Unsigned (L16u) L16u data format uses a fixed exponent (hard-coded to N = -13h) and a 16-bit unsigned integer mantissa (Y) to represent real world decimal value (X). Relation between real world decimal value (X), N and Y is: $X = Y \cdot 2^{-13}$ #### Linear-16 Signed (L16s) L16s data format uses a fixed exponent (hard-coded to N = -13h) and a 16-bit two's compliment mantissa (Y) to represent real world decimal value (X). Relation between real world decimal value (X), N and Y is: $X = Y \cdot 2^{-13}$ #### Bit Field (BIT) Breakdown of Bit Field for each command is provided in "PMBus Commands Description" on page 28. ### **Custom (CUS)** Breakdown of Custom data format for each command is provided in "PMBus Commands Description" on page 28. A combination of Bit Field and integer are common type of Custom data format. #### ASCII (ASC) A variable length string of text characters uses ASCII data format. Submit Document Feedback FN8704.2 intersil March 16, 2016 ### **PMBus Use Guidelines** The PMBus is a powerful tool that allows the user to optimize circuit performance by configuring devices for their application. When configuring a device in a circuit, the device should be disabled whenever most settings are changed with PMBus commands. Some exceptions to this recommendation are OPERATION, ON\_OFF\_CONFIG, CLEAR\_FAULTS, VOUT\_COMMAND, VOUT\_MARGIN\_HIGH, VOUT\_MARGIN\_LOW, and ASCCR\_CONFIG. While the device is enabled any command can be read. Many commands do not take effect until after the device has been re-enabled, hence the recommendation that commands that change device settings are written while the device is disabled. When sending the STORE\_DEFAULT\_ALL, STORE\_USER\_ALL, RESTORE\_DEFAULT\_ALL, and RESTORE\_USER\_ALL commands, it is recommended that no other commands are sent to the device for 100ms after sending STORE or RESTORE commands. In addition, there should be a 2ms delay between repeated READ commands sent to the same device. When sending any other command, a 5ms delay is recommended between repeated commands sent to the same device. ### Summary All commands can be read at any time. Always disable the device when writing commands that change device settings. Exceptions to this rule are commands intended to be written while the device is enabled, for example, VOUT\_MARGIN\_HIGH. To be sure a change to a device setting has taken effect, write the STORE\_USER\_ALL command, then cycle input power and re-enable. ### **PMBus Commands Description** ### **OPERATION (01h)** **Definition:** Sets Enable, Disable and $V_{OUT}$ Margin settings. Data values of OPERATION that force margin high or low only take effect when the MGN pin is left open (i.e., in the NOMINAL margin state). Data Length in Bytes: 1 Data Format: BIT Type: R/W Default Value: Units: N/A | SETTINGS | ACTIONS | |----------|-------------------------------| | 04h | Immediate off (no sequencing) | | 44h | Soft off (with sequencing) | | 84h | On - Nominal | | 94h | On - Margin low | | A4h | On - Margin high | ### ON\_OFF\_CONFIG (02h) Definition: Configures the interpretation and coordination of the OPERATION command and the ENABLE pin (EN). Data Length in Bytes: 1 Data Format: BIT Type: R/W **Default Value:** 16h (Device starts from ENABLE pin with soft-off) Units: N/A | SETTINGS | ACTIONS | | |-------------|----------------------------------------------------------|--| | <b>16</b> h | Device starts from ENABLE pin with soft off. | | | 17h | Device starts from ENABLE pin with immediate off. | | | 1Ah | Device starts from OPERATION command with soft off. | | | 1Bh | Device starts from OPERATION command with immediate off. | | Submit Document Feedback 28 intersil FN8704.2 ### CLEAR\_FAULTS (03h) Definition: Clears all fault bits in all registers and releases the SALRT pin (if asserted) simultaneously. If a fault condition still exists, the bit will reassert immediately. This command will not restart a device if it has shut down, it will only clear the faults. Data Length in Bytes: 0 Byte Data Format: N/A Type: Send byte Default Value: N/A Units: N/A Reference: N/A ### STORE USER ALL (15h) Definition: Stores all PMBus settings from the operating memory to the nonvolatile USER store memory. To clear the USER store, perform a RESTORE\_FACTORY then STORE\_USER\_ALL. To add to the USER store, perform a RESTORE\_USER\_ALL, write commands to be added, then STORE\_USER\_ALL. This command can be used during device operation, but the device will be unresponsive for 20ms while storing values. Data Length in Bytes: 0 Data Format: N/A Type: Send byte Default Value: N/A Units: N/A ### RESTORE\_USER\_ALL (16h) **Definition:** Restores all PMBus settings from the USER store memory to the operating memory. Command performed at power-up. Security level is changed to Level 1 following this command. This command can be used during device operation, but the device will be unresponsive for 20ms while storing values. Data Length in Bytes: 0 Data Format: N/A Type: Send byte Default Value: N/A Units: N/A ### **VOUT MODE (20h)** Definition: Reports the V<sub>OUT</sub> mode and provides the exponent used in calculating several V<sub>OUT</sub> settings. Fixed with linear mode with default exponent (N) = -13Data Length in Bytes: 1 **Data Format: BIT** Type: Read-only Default Value: 13h (Linear Mode, N = -13) Units: N/A ### VOUT\_COMMAND (21h) Definition: This command sets or reports the target output voltage. This command cannot set a value higher than VOUT\_MAX. **Data Length in Bytes: 2** Data Format: L16u Type: R/W **Default Value: Pin-strap setting** Units: Volts Range: OV to VOUT\_MAX ### **VOUT CAL OFFSET (23h)** Definition: The VOUT\_CAL\_OFFSET command is used to apply a fixed offset voltage to the output voltage command value. This command is typically used by the user to calibrate a device in the application circuit. Data Length in Bytes: 2 Data Format: L16s Type: R/W Default Value: 0000h Units: Volts Submit Document Feedback intersil FN8704 2 29 March 16, 2016 ### VOUT\_MAX (24h) **Definition:** The VOUT\_ MAX command sets an upper limit on the output voltage the unit can command regardless of any other commands or combinations. The intent of this command is to provide a safeguard against a user accidentally setting the output voltage to a possibly destructive level rather than to be the primary output overprotection. Default value can be changed via PMBus. Data Length in Bytes: 2 Data Format: L16u Type: R/W **Default Value: 1.10xVOUT COMMAND pin-strap setting** Units: Volts Range: OV to 5.5V ### **VOUT\_MARGIN\_HIGH (25h)** **Definition:** Sets the value of the V<sub>OUT</sub> during a margin high. This VOUT\_MARGIN\_HIGH command loads the unit with the voltage to which the output is to be changed when the OPERATION command or MGN pin is set to "Margin High". Data Length in Bytes: 2 Data Format: L16u Type: R/W **Default value:** 1.05 x VOUT\_COMMAND pin-strap setting Units: V Range: OV to VOUT\_MAX ### **VOUT\_MARGIN\_LOW (26h)** **Definition:** Sets the value of the V<sub>OUT</sub> during a margin low. This VOUT\_MARGIN\_LOW command loads the unit with the voltage to which the output is to be changed when the OPERATION command or MGN pin is set to "Margin Low". Data Length in Bytes: 2 Data Format: L16u Type: R/W Default value: 0.95 x VOUT\_COMMAND pin-strap setting Units: V Range: OV to VOUT\_MAX ### **VOUT\_TRANSITION\_RATE (27h)** **Definition:** This command sets the rate at which the output should change voltage when the device receives the VOUT\_COMMAND or an OPERATION command (Margin High, Margin Low) that causes the output voltage to change. The maximum possible positive value of the two data bytes indicates that the device should make the transition as quickly as possible. Data Length in Bytes: 2 Data Format: L11 Type: R/W Default value: BA00h (1V/ms) Units: V/ms Range: 0.1 to 4V/ms ### **VOUT DROOP (28h)** **Definition:** The VOUT\_DROOP sets the effective load line (V/I slope) for the rail in which the device is used. It is the rate, in mV/A at which the output voltage decreases (or increases) with increasing (or decreasing) output current for use with adaptive voltage positioning schemes or multi-module current sharing. In current sharing configuration, VOUT\_DROOP set in each module stands for the droop seen by the load. Data Length in Bytes: 2 Data Format: L11 Type: R/W **Default value: Pin-strap setting** Units: mV/A Range: 0 to 40mV/A Submit Document Feedback 30 intersil FN8704.2 ### FREQUENCY\_SWITCH (33h) Definition: Sets the switching frequency of the device. Initial default value is defined by a pin-strap and this value can be overridden by writing this command via the PMBus. If an external SYNC is utilized, this value should be set as close as possible to the external clock value. The output must be disabled when writing this command. Data Length in Bytes: 2 Data Format: L11 Type: R/W **Default Value: Pin-strap setting** Units: kHz Range: 300kHz to 1066kHz ### **INTERLEAVE (37h)** Definition: Configures the phase offset of a device that is sharing a common SYNC clock with other devices. The phase offset of each device can be set to any value between 0° and 360° in 22.5° increments. The internal two phases of the module always maintains a phase difference of 180°. Data Length in Bytes: 2 **Data Format: BIT** Type: R/W Default Value: 0000h Units: N/A | BITS | PURPOSE | VALUE | DESCRIPTION | |------|-------------------|---------|------------------------------------------------------| | 15:4 | Reserved | 0 | Reserved | | 3:0 | Position in Group | 0 to 15 | Sets position of the device's rail within the group. | ### IOUT\_CAL\_GAIN (38h) Definition: Sets the effective impedance across the current sense circuit for use in calculating output current at +25°C. **Data Length in Bytes: 2** Data Format: L11 Type: R/W Default Value: B370h (0.86mΩ) Units: mΩ ### IOUT\_CAL\_OFFSET (39h) Definition: Used to null out any offsets in the output current sensing circuit for each phase, and to compensate for delayed measurements of current ramp due to Isense blanking time. Data Length in Bytes: 2 Data Format: L11 Type: R/W Default Value: 0000h (0A) Units: A ### VOUT\_OV\_FAULT\_LIMIT (40h) $\textbf{Definition:} \ \textbf{Sets the V}_{\textbf{OUT}} \ \textbf{overvoltage fault threshold}.$ Data Length in Bytes: 2 Data Format: L16u Type: R/W **Default Value: 1.15xVOUT COMMAND pin-strap setting** Units: V Range: OV to VOUT\_MAX Submit Document Feedback intersil FN8704 2 31 ### VOUT\_OV\_FAULT\_RESPONSE (41h) **Definition:** Configures the V<sub>OUT</sub> overvoltage fault response. Note that the device cannot be set to ignore this fault mode. Data Length in Bytes: 1 **Data Format: BIT** Type: R/W Default Value: 80h (Disable and no retry) Units: N/A | BIT | FIELD NAME | VALUE | DESCRIPTION | |-----|---------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | Reserved | 10 | | | | | 000 | No retry. The output remains disabled until the fault is cleared. | | | | 001-110 | Not used. | | 5:3 | Retry Setting | 111 | Attempts to restart continuously, without checking if the fault is still present, until it is commanded OFF (by the CONTROL pin or OPERATION command), bias power is removed, or another fault condition causes the unit to shut down. | | 2:0 | Retry Delay | 000-111 | Retry delay time = (Value + 1)*35ms. Sets the time between retries in 35ms | ### VOUT\_OV\_WARN\_LIMIT (42h) Definition: Sets the V<sub>OUT</sub> overvoltage warning threshold. Power-good signal is pulled low when output voltage goes higher than this threshold. Data Length in Bytes: 2 Data Format: L16u Type: R/W Default Value: 1.10xVOUT\_COMMAND pin-strap setting Units: V Range: OV to VOUT\_MAX ### VOUT\_UV\_WARN\_LIMIT (43h) Definition: Sets the VOLIT undervoltage warning threshold. Power-good signal is pulled low when the output voltage goes lower than this threshold. Data Length in Bytes: 2 Data Format: L16u Type: R/W Default Value: 0.90xVOUT\_COMMAND pin-strap setting Units: V Range: 0V to VOUT\_MAX ### VOUT\_UV\_FAULT\_LIMIT (44h) Definition: Sets the V<sub>OUT</sub> undervoltage fault threshold. This fault is masked during ramp or when disabled. Data Length in Bytes: 2 Data Format: L16u Type: R/W Default Value: 0.85xVOUT\_COMMAND pin-strap setting Units: V Range: OV to VOUT\_MAX Submit Document Feedback 32 FN8704.2 intersil ### **VOUT\_UV\_FAULT\_RESPONSE (45h)** **Definition:** Configures the V<sub>OUT</sub> undervoltage fault response. Data Length in Bytes: 1 **Data Format: BIT** Type: R/W Default Value: 80h (Disable, no retry) Units: N/A | BIT | FIELD NAME | VALUE | DESCRIPTION | |-----|---------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | Reserved | 10 | | | | | 000 | No retry. The output remains disabled until the fault is cleared. | | | | 001-110 | Not used. | | 5:3 | Retry Setting | 111 | Attempts to restart continuously, without checking if the fault is still present, until it is commanded OFF (by the CONTROL pin or OPERATION command), bias power is removed, or another fault condition causes the unit to shut down. | | 2:0 | Retry Delay | 000-111 | Retry delay time = (Value + 1)*35ms. Sets the time between retries in 35ms increments. Range is 35ms to 280ms. | ### IOUT\_OC\_FAULT\_LIMIT (46h) Definition: Sets the I<sub>OUT</sub> average overcurrent fault threshold. Device will automatically calculate peak inductor overcurrent fault limit for each phase based on the equation: $I_{OUT(PEAK\ OC\ LIMIT)} = (0.5*IOUT\_OC\_FAULT\_LIMIT+0.5*I_{RIPPLE(P-P)})*125\%$ . A hard bound of 60A is applied to the peak overcurrent fault limit per phase. Data Length in Bytes: 2 Data Format: L11 Type: R/W Default Value: EAD0h (90A) Units: A Range: -100A to 100A ### IOUT\_UC\_FAULT\_LIMIT (4Bh) Definition: Sets the I<sub>OUT</sub> average undercurrent fault threshold. Device will automatically calculate valley inductor undercurrent fault limit for each phase based on the equation: IOUT(VALLEY LIC LIMIT) = (0.5\*IOUT\_UC\_FAULT\_LIMIT-0.5\*IRIPPLE(P-P))\*125%. A hard bound of -55A is applied to the valley undercurrent fault limit per phase. **Data Length in Bytes: 2** Data Format: L11 Type: R/W Default Value: E4E0h (-50A) Units: A Range: -100A to 100A ### OT\_FAULT\_LIMIT (4Fh) Definition: The OT\_FAULT\_LIMIT command sets the temperature at which the device should indicate an over-temperature fault. Note that the temperature must drop below OT\_WARN\_LIMIT to clear this fault. Data Length in Bytes: 2 Data Format: L11 Type: R/W Default Value: EBE8h (+125°C) Units: Celsius Range: 0°C to +175°C Submit Document Feedback intersil FN8704 2 33 ### OT\_FAULT\_RESPONSE (50h) **Definition:** The OT FAULT RESPONSE command instructs the device on what action to take in response to an over-temperature fault. Data Length in Bytes: 1 Data Format: BIT Type: R/W Fault Value: 80h (Disable and no retry) Units: N/A | BIT | FIELD NAME | VALUE | DESCRIPTION | |-----|---------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | Reserved | 10 | | | | | 000 | No retry. The output remains disabled until the fault is cleared. | | | | 001-110 | Not used. | | 5:3 | Retry Setting | 111 | Attempts to restart continuously, without checking if the fault is still present, until it is commanded OFF (by the CONTROL pin or OPERATION command), bias power is removed, or another fault condition causes the unit to shut down. | | 2:0 | Retry Delay | 000-111 | Retry delay time = (Value + 1)*35ms. Sets the time between retries in 35ms increments. Range is 35ms to 280ms. | ### OT\_WARN\_LIMIT (51h) **Definition:** The OT\_WARN\_LIMIT command sets the temperature at which the device should indicate an over-temperature warning alarm. In response to the OT\_WARN\_LIMIT being exceeded, the device: sets the TEMPERATURE bit in STATUS\_WORD, sets the OT\_WARNING bit in STATUS\_TEMPERATURE and notifies the host. Data Length in Bytes: 2 Data Format: L11 Type: R/W Default Value: EB48h (+105°C) Units: Celsius Range: 0°C to +175°C ### UT\_WARN\_LIMIT (52h) **Definition:** The UT\_WARN\_LIMIT command set the temperature at which the device should indicate an under-temperature warning alarm. In response to the UT\_WARN\_LIMIT being exceeded, the device: sets the TEMPERATURE bit in STATUS\_WORD, sets the UT\_WARNING bit in STATUS\_TEMPERATURE and notifies the host. Data Length in Bytes: 2 Data Format: L11 Type: R/W Default Value: DC40h (-30°C) Units: Celsius Range: -55°C to +25°C ### UT\_FAULT\_LIMIT (53h) **Definition:** The UT\_FAULT\_LIMIT command sets the temperature, in degrees Celsius, of the unit where it should indicate an under-temperature fault. Note that the temperature must rise above UT\_WARN\_LIMIT to clear this fault. Data Length in Bytes: 2 Data Format: L11 Type: R/W Default Value: E580h (-40°C) Units: Celsius Range: -55°C to +25°C Submit Document Feedback 34 intersil FN8704.2 March 16, 2016 ### **UT\_FAULT\_RESPONSE (54h)** Definition: Configures the under-temperature fault response as defined by the following table. The delay time is the time between restart attempts. Data Length in Bytes: 1 Data Format: BIT Type: R/W **Default Value:** 80h (Disable, no retry) Units: N/A | BIT | FIELD NAME | VALUE | DESCRIPTION | |-----|---------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | Reserved | 10 | | | | | 000 | No retry. The output remains disabled until the fault is cleared. | | | | 001-110 | Not used. | | 5:3 | Retry Setting | 111 | Attempts to restart continuously, without checking if the fault is still present, until it is commanded OFF (by the CONTROL pin or OPERATION command), bias power is removed, or another fault condition causes the unit to shut down. | | 2:0 | Retry Delay | 000-111 | Retry delay time = (Value + 1)*35ms. Sets the time between retries in 35ms increments. Range is 35ms to 280ms. | ### VIN\_OV\_FAULT\_LIMIT (55h) **Definition:** Sets the $V_{\mbox{\scriptsize IN}}$ overvoltage fault threshold. Data Length in Bytes: 2 Data Format: L11 Type: R/W Default Value: D380h (14V) Units: V Range: 0V to 16V ### VIN\_OV\_FAULT\_RESPONSE (56h) $\textbf{Definition:} \ \ \text{Configures the V}_{IN} \ \ \text{overvoltage fault response as defined by the following table.} \ \ \text{The delay time is the time between restart}$ attempts. Data Length in Bytes: 1 Data Format: BIT Type: R/W **Default Value:** 80h (Disable and no retry) Units: N/A | BIT | FIELD NAME | VALUE | DESCRIPTION | |-----|---------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | Reserved | 10 | | | | | 000 | No retry. The output remains disabled until the fault is cleared. | | | | 001-110 | Not used. | | 5:3 | Retry Setting | 111 | Attempts to restart continuously, without checking if the fault is still present, until it is commanded OFF (by the CONTROL pin or OPERATION command), bias power is removed, or another fault condition causes the unit to shut down. | | 2:0 | Retry Delay | 000-111 | Retry delay time = (Value + 1)*35ms. Sets the time between retries in 35ms increments. Range is 35ms to 280ms. | Submit Document Feedback 35 Intersil FN8704.2 March 16, 2016 ### VIN\_OV\_WARN\_LIMIT (57h) Definition: Sets the VIN overvoltage warning threshold. In response to the OV\_WARN\_LIMIT being exceeded, the device: Sets the NONE OF THE ABOVE and INPUT bits in STATUS\_WORD, Sets the VIN\_OV\_WARNING bit in STATUS\_INPUT and notifies the host. Data Length in Bytes: 2 Data Format: L11 Type: R/W Protectable: Yes Default Value: D353h (13.3V) Units: V Range: 0V to 16V ### VIN UV WARN LIMIT (58h) Definition: Sets the VIN undervoltage warning threshold. If a VIN\_UV\_FAULT occurs, the input voltage must rise above VIN\_UV\_WARN\_LIMIT to clear the fault, which provides hysteresis to the fault threshold. In response to the UV\_WARN\_LIMIT being exceeded, the device: Sets the NONE OF THE ABOVE and INPUT bits in STATUS\_WORD, Sets the VIN\_UV\_WARNING bit in STATUS\_INPUT, and notifies the host. Data Length in Bytes: 2 Data Format: L11 Type: R/W Default Value: 1.05 x VIN\_UV\_FAULT\_LIMIT pin-strap setting Units: V Range: 0V to 12V ### VIN\_UV\_FAULT\_LIMIT (59h) $\textbf{Definition:} \ \textbf{Sets the V}_{IN} \ \textbf{undervoltage fault threshold.}$ Data Length in Bytes: 2 Data Format: L11 Type: R/W **Default Value: Pin-strap setting** Units: V Range: 0V to 12V ### VIN\_UV\_FAULT\_RESPONSE (5Ah) Definition: Configures the V<sub>IN</sub> undervoltage fault response as defined by the following table. The delay time is the time between restart attempts. Data Length in Bytes: 1 **Data Format: BIT** Type: R/W **Default Value:** 80h (Disable and no retry) Units: N/A | BIT | FIELD NAME | VALUE | DESCRIPTION | |-----|---------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | Reserved | 10 | | | | | 000 | No retry. The output remains disabled until the fault is cleared. | | | | 001-110 | Not used. | | 5:3 | Retry Setting | 111 | Attempts to restart continuously, without checking if the fault is still present, until it is commanded OFF (by the CONTROL pin or OPERATION command), bias power is removed, or another fault condition causes the unit to shut down. | | 2:0 | Retry Delay | 000-111 | Retry delay time = (Value + 1)*35ms. Sets the time between retries in 35ms increments. Range is 35ms to 280ms. | Submit Document Feedback intersil FN8704 2 36 March 16, 2016 ## POWER\_GOOD\_ON (5Eh) **Definition:** Sets the voltage threshold for Power-good indication. Power-good asserts with a delay specified in POWER\_GOOD\_DELAY after the output voltage exceeds POWER\_GOOD\_ON and deasserts when the output voltage is less than VOUT\_UV\_WARN\_LIMIT. It is recommended to set POWER\_GOOD\_ON higher than VOUT\_UV\_FAULT\_LIMIT. Data Length in Bytes: 2 Data Format: L16u Type: R/W Default Value: 0.9xVOUT\_COMMAND pin-strap setting Units: V #### TON\_DELAY (60h) **Definition:** Sets the delay time from when the device is enabled to the start of V<sub>OLIT</sub> rise. Data Length in Bytes: 2 Data Format: L11 Type: R/W **Default Value: Pin-strap setting** Units: ms Range: 0 to 256ms ## TON\_RISE (61h) **Definition:** Sets the rise time of $V_{OUT}$ after ENABLE and TON\_DELAY. In multi-module current sharing configuration where ASCR is disabled for start up, the rise time of $V_{OUT}$ can be approximately calculated by Equation 1. Data Length in Bytes: 2 Data Format: L11 Type: R/W **Default Value: Pin-strap setting** Units: ms Range: 0 to 200ms ## TOFF\_DELAY (64h) **Definition:** Sets the delay time from DISABLE to start of V<sub>OUT</sub> fall. Data Length in Bytes: 2 Data Format: L11 Type: R/W **Default Value: Pin-strap setting** Units: ms Range: 0 to 256ms ## TOFF\_FALL (65h) **Definition:** Sets the soft-off fall time for V<sub>OUT</sub> after DISABLE and TOFF\_DELAY. Data Length in Bytes: 2 Data Format: L11 Type: R/W Default Value: Pin-strap setting Units: ms Range: 0 to 200ms Submit Document Feedback 37 Intersil\* FN8704.2 ## STATUS\_BYTE (78h) **Definition:** The STATUS\_BYTE command returns one byte of information with a summary of the most critical faults. Data Length in Bytes: 1 Data Format: BIT Type: Read-only Default Value: 00h Units: N/A | BIT NUMBER | STATUS BIT NAME | MEANING | | |------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------|--| | 7 | BUSY | A fault was declared because the device was busy and unable to respond. | | | 6 | OFF | This bit is asserted if the unit is not providing power to the output, regardless of the reason, including simply not being enabled. | | | 5 | VOUT_OV_FAULT | An output overvoltage fault has occurred. | | | 4 | IOUT_OC_FAULT | An output overcurrent fault has occurred. | | | 3 | VIN_UV_FAULT | An input undervoltage fault has occurred. | | | 2 | TEMPERATURE | A temperature fault or warning has occurred. | | | 1 | CML | A communications, memory or logic fault has occurred. | | | 0 | NONE OF THE ABOVE | A fault or warning not listed in bits 7:1 has occurred. | | ## STATUS\_WORD (79h) **Definition:** The STATUS\_WORD command returns two bytes of information with a summary of the unit's fault condition. Based on the information in these bytes, the host can get more information by reading the appropriate status registers. The low byte of the STATUS\_WORD is the same register as the STATUS\_BYTE (78h) command. Data Length in Bytes: 2 Data Format: BIT Type: Read-only Default Value: 0000h Units: N/A | BIT NUMBER | STATUS BIT NAME | MEANING | | |------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------|--| | 15 | VOUT | An output voltage fault or warning has occurred. | | | 14 | IOUT/POUT | An output current or output power fault or warning has occurred. | | | 13 | INPUT | An input voltage, input current, or input power fault or warning has occurred. | | | 12 | MFG_SPECIFIC | A manufacturer specific fault or warning has occurred. | | | 11 | POWER_GOOD# | The POWER_GOOD signal, if present, is negated. | | | 10 | FANS | A fan or airflow fault or warning has occurred. | | | 9 | OTHER | A bit in STATUS_OTHER is set. | | | 8 | UNKNOWN | A fault type not given in bits 15:1 of the STATUS_WORD has been detected. | | | 7 | BUSY | A fault was declared because the device was busy and unable to respond. | | | 6 | OFF | This bit is asserted if the unit is not providing power to the output, regardless o the reason, including simply not being enabled. | | | 5 | VOUT_OV_FAULT | An output overvoltage fault has occurred. | | | 4 | IOUT_OC_FAULT | An output overcurrent fault has occurred. | | | 3 | VIN_UV_FAULT | An input undervoltage fault has occurred. | | | 2 | TEMPERATURE | A temperature fault or warning has occurred. | | | 1 | CML | A communications, memory or logic fault has occurred. | | | 0 | NONE OF THE ABOVE | A fault or warning not listed in bits 7:1 has occurred. | | Submit Document Feedback 38 intersil FN8704.2 March 16, 2016 ## STATUS\_VOUT (7Ah) Definition: The STATUS\_VOUT command returns one data byte with the status of the output voltage. Data Length in Bytes: 1 **Data Format: BIT** Type: Read-only Default Value: 00h Units: N/A | BIT NUMBER | STATUS BIT NAME | MEANING | | |------------|-----------------|-------------------------------------------|--| | 7 | VOUT_OV_FAULT | Indicates an output overvoltage fault. | | | 6 | VOUT_OV_WARNING | Indicates an output overvoltage warning. | | | 5 | VOUT_UV_WARNING | Indicates an output undervoltage warning. | | | 4 | VOUT_UV_FAULT | Indicates an output undervoltage fault. | | | 3:0 | N/A | These bits are not used. | | ## STATUS\_IOUT (7Bh) **Definition:** The STATUS\_IOUT command returns one data byte with the status of the output current. Data Length in Bytes: 1 **Data Format: BIT** Type: Read-only Default Value: 00h Units: N/A | BIT NUMBER | STATUS BIT NAME | MEANING | | |------------|------------------|-----------------------------------------------------------|--| | 7 | IOUT_OC_FAULT | An output overcurrent fault has occurred. | | | 6 | IOUT_OC_LV_FAULT | An output overcurrent and low voltage fault has occurred. | | | 5 | IOUT_OC_WARNING | An output overcurrent warning has occurred. | | | 4 | IOUT_UC_FAULT | An output undercurrent fault has occurred. | | | 3:0 | N/A | These bits are not used. | | ## STATUS\_INPUT (7Ch) **Definition:** The STATUS\_INPUT command returns the input voltage and input current status information. Data Length in Bytes: 1 **Data Format: BIT** Type: Read-only Default Value: 00h Units: N/A | BIT NUMBER | STATUS BIT NAME | MEANING | | |------------|-----------------|---------------------------------------------|--| | 7 | VIN_OV_FAULT | An input overvoltage fault has occurred. | | | 6 | VIN_OV_WARNING | An input overvoltage warning has occurred. | | | 5 | VIN_UV_WARNING | An input undervoltage warning has occurred. | | | 4 | VIN_UV_FAULT | An input undervoltage fault has occurred. | | | 3:0 | N/A | These bits are not used. | | intersil 39 FN8704.2 March 16, 2016 ## STATUS\_TEMP (7Dh) Definition: The STATUS\_TEMP command returns one byte of information with a summary of any temperature related faults or warnings. Data Length in Bytes: 1 Data Format: BIT Type: Read-only Default Value: 00h Units: N/A | BIT NUMBER | STATUS BIT NAME | MEANING | |------------|-----------------|--------------------------------------------| | 7 | OT_FAULT | An over-temperature fault has occurred. | | 6 | OT_WARNING | An over-temperature warning has occurred. | | 5 | UT_WARNING | An under-temperature warning has occurred. | | 4 | UT_FAULT | An under-temperature fault has occurred. | | 3:0 | N/A | These bits are not used. | ## STATUS\_CML (7Eh) **Definition:** The STATUS\_CML command returns one byte of information with a summary of any communications, logic and/or memory errors. Data Length in Bytes: 1 Data Format: BIT Type: Read-only Default Value: 00h Units: N/A | BIT NUMBER | MEANING | | | | |------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 7 | Invalid or unsupported PMBus command was received. | | | | | 6 | The PMBus command was sent with invalid or unsupported data. | | | | | 5 | Packet error was detected in the PMBus command. | | | | | 4:2 | Not used | | | | | 1 | A PMBus command tried to write to a read-only or protected command, or a communication fault other than the ones listed in this table has occurred. | | | | | 0 | Not used | | | | #### STATUS\_MFR\_SPECIFIC (80h) $\label{eq:definition: The STATUS\_MFR\_SPECIFIC command returns one byte of information providing the status of the device's voltage monitoring and clock synchronization faults. VMON OV/UV warnings are set at <math>\pm 10\%$ of the VMON\_FAULT commands. Data Length in Bytes: 1 Data Format: BIT Type: Read only Default value: 00h Units: N/A | BIT NUMBER | FIELD NAME | MEANING | | |------------|---------------------------------|-----------------------------------------------------------------------------------------|--| | 7:6 | Reserved | | | | 5 | VMON UV Warning | The voltage on the VMON pin has dropped 10% below the level set by VMON_UV_FAULT_LIMIT. | | | 4 | VMON OV Warning | The voltage on the VMON pin has risen 10% above the level set by VMON_OV_FAULT_LIMIT. | | | 3 | External Switching Period Fault | Loss of external clock synchronization has occurred. | | | 2 | Reserved | | | | 1 | VMON UV Fault | The voltage on the VMON pin has dropped below the level set by VMON_UV_FAULT_LIMIT. | | | 0 | VMON OV Fault | The voltage on the VMON pin has risen above the level set by VMON_OV_FAULT_LIMIT. | | Submit Document Feedback 40 intersil FN8704.2 March 16, 2016 ### READ\_VIN (88h) **Definition:** Returns the input voltage reading. Data Length in Bytes: 2 Data Format: L11 Type: Read-only Units: V ## **READ VOUT (8Bh)** **Definition:** Returns the output voltage reading. Data Length in Bytes: 2 Data Format: L16u Type: Read-only Units: V #### READ\_IOUT (8Ch) **Definition:** Returns the output current reading. **Data Length in Bytes: 2** Data Format: L11 Type: Read-only Default Value: N/A Units: A ### READ\_INTERNAL\_TEMP (8Dh) **Definition:** Returns the controller junction temperature reading from internal temperature sensor. Data Length in Bytes: 2 Data Format: L11 Type: Read-only Units: °C ## **READ\_DUTY\_CYCLE (94h)** **Definition:** Reports the actual duty cycle of the converter during the enable state. Data Length in Bytes: 2 Data Format: L11 Type: Read only Units: % ## **READ\_FREQUENCY (95h)** Definition: Reports the actual switching frequency of the converter during the enable state. Data Length in Bytes: 2 Data Format: L11 Type: Read only Units: kHz ## READ\_IOUT\_0 (96h) **Definition:** Returns the Phase 1 current reading. Data Length in Bytes: 2 Data Format: L11 Type: Read-only Default Value: N/A Units: A ### READ\_IOUT\_1 (97h) **Definition:** Returns the Phase 2 current reading. **Data Length in Bytes: 2** Data Format: L11 Type: Read-only Default Value: N/A Units: A Submit Document Feedback #### MFR\_ID (99h) Definition: MFR\_ID sets user defined identification. The sum total of characters in MFR\_ID, MFR\_MODEL, MFR\_REVISION, MFR\_LOCATION, MFR\_DATE, MFR\_SERIAL and USER\_DATA\_00 plus one byte per command cannot exceed 128 characters. This limitation includes multiple writes of this command before a STORE command. To clear multiple writes, perform a RESTORE, write this command then perform a STORE/RESTORE. Data Length in Bytes: user defined **Data Format: ASC** Type: Block R/W Default Value: null Units: N/A ## MFR\_MODEL (9Ah) Definition: MFR\_MODEL sets a user defined model. The sum total of characters in MFR\_ID, MFR\_MODEL, MFR\_REVISION, MFR\_LOCATION, MFR\_DATE, MFR\_SERIAL and USER\_DATA\_00 plus one byte per command cannot exceed 128 characters. This limitation includes multiple writes of this command before a STORE command. To clear multiple writes, perform a RESTORE, write this command then perform a STORE/RESTORE. Data Length in Bytes: user defined **Data Format: ASC** Type: Block R/W Default Value: null Units: N/A ### **MFR REVISION (9Bh)** Definition: MFR REVISION sets a user defined revision. The sum total of characters in MFR ID, MFR MODEL, MFR REVISION, MFR\_LOCATION, MFR\_DATE, MFR\_SERIAL and USER\_DATA\_00 plus one byte per command cannot exceed 128 characters. This limitation includes multiple writes of this command before a STORE command. To clear multiple writes, perform a RESTORE, write this command then perform a STORE/RESTORE. Data Length in Bytes: user defined **Data Format: ASC** Type: Block R/W Default Value: null Units: N/A #### MFR LOCATION (9Ch) Definition: MFR LOCATION sets a user defined location identifier. The sum total of characters in MFR ID, MFR MODEL, MFR REVISION, MFR\_LOCATION, MFR\_DATE, MFR\_SERIAL and USER\_DATA\_00 plus one byte per command cannot exceed 128 characters. This limitation includes multiple writes of this command before a STORE command. To clear multiple writes, perform a RESTORE, write this command then perform a STORE/RESTORE. Data Length in Bytes: user defined **Data Format: ASC** Type: Block R/W Default Value: null Units: N/A #### MFR\_DATE (9Dh) Definition: MFR\_DATE sets a user defined date. The sum total of characters in MFR\_ID, MFR\_MODEL, MFR\_REVISION, MFR\_LOCATION, MFR\_DATE, MFR\_SERIAL and USER\_DATA\_00 plus one byte per command cannot exceed 128 characters. This limitation includes multiple writes of this command before a STORE command. To clear multiple writes, perform a RESTORE, write this command then perform a STORE/RESTORE. Data Length in Bytes: user defined **Data Format: ASC** Type: Block R/W Default Value: null Units: N/A Reference: N/A Submit Document Feedback intersil FN8704 2 42 #### MFR\_SERIAL (9Eh) Definition: MFR SERIAL sets a user defined serialized identifier. The sum total of characters in MFR ID, MFR MODEL, MFR REVISION, MFR\_LOCATION, MFR\_DATE, MFR\_SERIAL and USER\_DATA\_00 plus one byte per command cannot exceed 128 characters. This limitation includes multiple writes of this command before a STORE command. To clear multiple writes, perform a RESTORE, write this command then perform a STORE/RESTORE. Data Length in Bytes: user defined **Data Format: ASC** Type: Block R/W Default Value: null Units: N/A ## **LEGACY\_FAULT\_GROUP (A8h)** Definition: This command sets which rail DDC IDs should be listened to for fault spreading with legacy devices. The data sent is a 4-byte, 32-bit, bit vector where every bit represents a rail's DDC ID. A bit set to 1 indicates a device DDC ID to which the configured device will respond upon receiving a fault spreading event. In this vector, Bit 0 of byte 0 corresponds to the rail with DDC ID 0. Following through, Bit 7 of byte 3 corresponds to the rail with DDC ID 31. Data Length in Bytes: 4 **Data Format: BIT** Type: Block R/W Default Value: 00000000h (No rail ID specified) #### USER\_DATA\_00 (B0h) Definition: USER DATA 00 sets a user defined data. The sum total of characters in MFR ID, MFR MODEL, MFR REVISION, MFR\_LOCATION, MFR\_DATE, MFR\_SERIAL and USER\_DATA\_00 plus one byte per command cannot exceed 128 characters. This limitation includes multiple writes of this command before a STORE command. To clear multiple writes, perform a RESTORE, write this command then perform a STORE/RESTORE. Data Length in Bytes: user defined **Data Format: ASC** Type: Block R/W Default Value: null Units: N/A ## ISENSE\_CONFIG (D0h) **Definition:** Configures current sense circuitry. Data Length in Bytes: 1 **Data Format: BIT** Type: R/W Default Value: 06h (256ns current sense blanking time, current sense high range) Units: N/A | BIT | FIELD NAME | VALUE | SETTING | DESCRIPTION | |-----|---------------------|-------|------------|-----------------------------------------------------| | 7:4 | Reserved | 0000 | | | | 3:2 | 3:2 Current Sense | 00 | 192ns | Sets the blanking time current sense blanking time. | | | Blanking Time | 01 | 256ns | | | | | 10 | 412ns | | | | | 11 | 640ns | | | 1:0 | Current Sense Range | 00 | Low Range | ±25mV | | | | 01 | Mid Range | ±35mV | | | | 10 | High Range | ±50mV | | | | 11 | Not Used | | Submit Document Feedback intersil FN8704 2 43 March 16, 2016 ## **USER\_CONFIG (D1h)** **Definition:** Configures several user-level features. This command overrides the pin-strap settings. Data Length in Bytes: 1 Data Format: BIT Type: R/W Default Value: Pin-strap setting for ASCR on for Start up; ramp-up and ramp-down minimum duty cycle 0.39%; minimum duty cycle control enabled; PG is open-drain output. Units: N/A | BIT | FIELD NAME | VALUE | SETTING | DESCRIPTION | |-----|-------------------------------|-------|------------|-------------------------------------------------------------------| | 7 | ASCR on for Start up | 0 | Disabled | ASCR is disabled for start up. Use this for current sharing mode. | | | | 1 | Enabled | ASCR is enabled for start up. Use this for stand alone mode. | | 6:5 | Reserved | 0 | | Reserved | | 4:3 | Ramp-up and | 00 | 0.39% | Sets the minimum duty-cycle during start-up and shutdown ramp. | | | Ramp-down Minimum Duty Cycle | 01 | 0.78% | | | | Duty Cycle | 10 | 1.17% | | | | | 11 | 1.56% | | | 2 | Minimum Duty Cycle | 0 | Disable | Control for minimum duty cycle. | | | Control | 1 | Enable | | | 1 | Power-good Pin | 0 | Open Drain | 0 = PG is open-drain output. | | | Configuration | 1 | Push-Pull | 1 = PG is push-pull output. | | 0 | Reserved | 0 | | | ## DDC\_CONFIG (D3h) **Definition:** Configures DDC addressing and current sharing. With pin-strap for stand alone configuration, the DDC rail ID is set according to the SMBus address. With pin-strap for multi-module current sharing, the DDC rail ID is set according to the number of devices. Device position and number of devices in the rail can be programmed as needed. Data Length in Bytes: 2 Data Format: BIT Type: R/W **Default Value: Pin-strap setting** Units: N/A | BIT | FIELD NAME | VALUE | SETTING | DESCRIPTION | |-------|---------------------------|---------------------|----------|---------------------------------------------------------------------------------------------------------------------------| | 15:13 | Device Position | 0, 1, 2, 3 | | Sets the device position in a current sharing rail. 0-Position 1;<br>1-Position 2; 2-Position 3; 3-Position 4 | | 12:8 | Rail ID | 0 to 31 (00 to 1Fh) | | Configures DDC rail ID | | 7:3 | Reserved | 0 | Reserved | Reserved | | 2:0 | Number of Devices in Rail | 1, 3, 5, 7 | | Identifies the number of devices in a current sharing rail. 1-stand-alone; 3-two devices; 5-three devices; 7-four devices | ## POWER\_GOOD\_DELAY (D4h) **Definition:** Sets the delay applied between the output exceeding the PG threshold (POWER\_GOOD\_ON) and asserting the PG pin. The delay time can range from 0ms up to 500s, in steps of 125ns. A 1ms minimum configured value is recommended to apply proper debounce to this signal. Data Length in Bytes: 2 Data Format: L11 Type: R/W Default Value: C300h, 3ms Units: ms Range: 0 to 5s Submit Document Feedback 44 intersil FN8704.2 March 16, 2016 ## **ASCR\_CONFIG (DFh)** Definition: Allows user configuration of ASCR settings. ASCR gain is analogous to bandwidth, ASCR residual is analogous to damping. To improve load transient response performance, increase ASCR gain. To lower transient response overshoot, increase ASCR residual. Increasing ASCR gain can result in increased PWM jitter and should be evaluated in the application circuit. Excessive ASCR gain can lead to excessive output voltage ripple. Increasing ASCR residual to improve transient response damping can result in slower recovery times, but will not affect the peak output voltage deviation. Typical ASCR gain settings range from 50 to 1000, and ASCR residual settings range from 10 to 100. Data Length in Bytes: 4 Data Format: CUS Type: R/W **Default Value: Pin-strap setting** | BIT | PURPOSE | DATA Format | VALUE | DESCRIPTION | |-------|-----------------------|-------------|---------|---------------| | 31:25 | Unused | | 000000h | Unused | | 24 | ASCR Enable | BIT | 1 | Enable | | 24 | | ы | 0 | Disable | | 23:16 | ASCR Residual Setting | Integer | | ASCR residual | | 15:0 | ASCR Gain Setting | Integer | | ASCR gain | #### **SEQUENCE (E0h)** **Definition:** Identifies the Rail DDC ID of the prequel and sequel rails when performing multi-rail sequencing. The device will enable its output when its EN or OPERATION enable states, as defined by ON\_OFF\_CONFIG, is set and the prequel device has issued a Power-good event on the DDC bus. The device will disable its output (using the programmed delay values) when the sequel device has issued a Power-down event on the DDC bus. The data field is a two-byte value. The most significant byte contains the 5-bit Rail DDC ID of the prequel device. The least-significant byte contains the 5-bit Rail DDC ID of the sequel device. The most significant bit of each byte contains the enable of the prequel or sequel mode. This command overrides the corresponding sequence configuration set by the CONFIG pin settings. Data Length in Bytes: 2 Data Format: BIT Type: R/W **Default Value:** 0000h (Prequel and Sequel disabled) | BIT | FIELD NAME | VALUE | SETTING | DESCRIPTION | |-------|---------------------|-------|----------|-------------------------------------------------------| | 15 | Prequel Enable | 0 | Disable | Disable, no prequel preceding this rail. | | | | 1 | Enable | Enable, prequel to this rail is defined by bits 12:8. | | 14:13 | Reserved | 0 | Reserved | Reserved | | 12:8 | Prequel Rail DDC ID | 0-31 | DDC ID | Set to the DDC ID of the prequel rail. | | 7 | Sequel Enable | 0 | Disable | Disable, no sequel following this rail. | | | | 1 | Enable | Enable, sequel to this rail is defined by bits 4:0. | | 6:5 | Reserved | 0 | Reserved | Reserved | | 4:0 | Sequel Rail DDC ID | 0-31 | DDC ID | Set to the DDC ID of the sequel rail. | Submit Document Feedback 45 intersil FN8704.2 March 16, 2016 ## DDC\_GROUP (E2h) Definition: This command configures fault spreading group ID and enable, broadcast OPERATION group ID and enable and broadcast VOUT\_COMMAND group ID and enable. Data Length in Bytes: 3 **Data Format: BIT** Type: Block R/W Default Value: Pin-strap setting (Ignore BROADCAST VOUT\_COMMAND, OPERATION and fault for stand-alone operation. Enable BROADCAST VOUT\_COMMAND, OPERATION and fault for current sharing) | BITS | PURPOSE | VALUE | DESCRIPTION | |-------|---------------------------------|-------|--------------------------------------------------------------------------------| | 23:22 | Reserved | 0 | Reserved | | 24 | BROADCAST_VOUT_COMMAND Response | 1 | Responds to BROADCAST_VOUT_COMMAND with same Group ID. | | 21 | | 0 | Ignores BROADCAST_VOUT_COMMAND. | | 20:16 | BROADCAST_VOUT_COMMAND Group ID | 0-31d | Group ID sent as data for broadcast BROADCAST_VOUT_COMMAND events. | | 15:14 | Reserved | 0 | Reserved | | 13 | BROADCAST_OPERATION Response | 1 | Responds to BROADCAST_OPERATION with same Group ID. | | | | 0 | Ignores BROADCAST_OPERATION. | | 12:8 | BROADCAST_OPERATION Group ID | 0-31d | Group ID sent as data for broadcast BROADCAST_OPERATION events. | | 7:6 | Reserved | 0 | Reserved | | 5 | POWER_FAIL Response | 1 | Responds to POWER_FAIL events with same Group ID by shutting down immediately. | | | | 0 | Responds to POWER_FAIL events with same Group ID with sequenced shutdown. | | 4:0 | POWER_FAIL group ID | 0-31d | Group ID sent as data for broadcast POWER_FAIL events. | ## **DEVICE\_ID (E4h)** **Definition:** Returns the 16-byte (character) device identifier string. Data Length in Bytes: 16 **Data Format: ASC** Type: Block Read **Default Value:** Part number/Die revision/Firmware revision ## MFR\_IOUT\_OC\_FAULT\_RESPONSE (E5h) Definition: Configures the IQUT overcurrent fault response as defined by the following table. The command format is the same as the PMBus standard fault responses except that it sets the overcurrent status bit in STATUS\_IOUT. Data Length in Bytes: 1 **Data Format: BIT** Type: R/W Default Value: 80h (Disable, and no retry) Units: N/A | BIT | FIELD NAME | VALUE | DESCRIPTION | |-------------------|---------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | Reserved | 10 | | | 5:3 Retry Setting | | 000 | No retry. The output remains disabled until the fault is cleared. | | | | 001-110 | Not used. | | | Retry Setting | 111 | Attempts to restart continuously, without checking if the fault is still present, until it is commanded OFF (by the CONTROL pin or OPERATION command), bias power is removed, or another fault condition causes the unit to shut down. | | 2:0 | Retry Delay | 000-111 | Retry delay time = (Value + 1)*35ms. Sets the time between retries in 35ms increments. Range is 35ms to 280ms. | Submit Document Feedback 46 FN8704.2 intersil March 16, 2016 ## MFR\_IOUT\_UC\_FAULT\_RESPONSE (E6h) **Definition:** Configures the I<sub>OUT</sub> undercurrent fault response as defined by the following table. The command format is the same as the PMBus standard fault responses except that it sets the undercurrent status bit in STATUS\_IOUT. Data Length in Bytes: 1 **Data Format: BIT** Type: R/W **Default Value:** 80h (Disable and no retry) Units: N/A | BIT | FIELD NAME | VALUE | DESCRIPTION | |-----|---------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | Reserved | 10 | | | | | 000 | No retry. The output remains disabled until the fault is cleared. | | | | 001-110 | Not used. | | 5:3 | Retry Setting | 111 | Attempts to restart continuously, without checking if the fault is still present, until it is commanded OFF (by the CONTROL pin or OPERATION command), bias power is removed, or another fault condition causes the unit to shut down. | | 2:0 | Retry Delay | 000-111 | Retry delay time = $(Value + 1)*35ms$ . Sets the time between retries in 35ms increments. Range is 35ms to 280ms. | ## SYNC\_CONFIG (E9h) **Definition:** This command is used to set options for SYNC output configurations. Data Length in Bytes: 1 **Data Format: BIT** Type: R/W **Default Value: Pin-strap setting** | SETTINGS | ACTIONS | | |----------|---------------------------------------------------------------------------|--| | 00h | Use Internal clock. Clock frequency is set by pin-strap or PMBus command. | | | 02h | Use internal clock and output internal clock. | | | 04h | Use external clock. | | Submit Document Feedback intersil FN8704.2 ## **SNAPSHOT (EAh)** Definition: The SNAPSHOT command is a 32-byte read-back of parametric and status values. It allows monitoring and status data to be stored to flash following a fault condition. In case of a fault, last updated values are stored to the flash memory. When SNAPSHOT STATUS bit is set stored, device will no longer automatically capture parametric and status values following fault till stored data are erased. Use SNAPSHOT\_CONTROL command to erase store data and clear the status bit before next ramp up. Data erased is not allowed when module is enabled. Data Length in Bytes: 32 Data Format: Bit field Type: Block Read | BYTE NUMBER | VALUE | PMBUS COMMAND | FORMAT | |-------------|------------------------------------------------------|---------------------------|--------| | 31:23 | Reserved | Reserved | 00h | | 22 | Flash Memory Status Byte FF - Not Stored 00 - Stored | N/A | ВІТ | | 21 | Manufacturer Specific Status Byte | STATUS_MFR_SPECIFIC (80h) | Byte | | 20 | CML Status Byte | STATUS_CML (7Eh) | Byte | | 19 | Temperature Status Byte | STATUS_TEMPERATURE (7Dh) | Byte | | 18 | Input Status Byte | STATUS_INPUT (7Ch) | Byte | | 17 | I <sub>OUT</sub> Status Byte | STATUS_IOUT (7Bh) | Byte | | 16 | V <sub>OUT</sub> Status Byte | STATUS_VOUT (7Ah) | Byte | | 15:14 | Switching Frequency | READ_FREQUENCY (95h) | L11 | | 13:12 | Reserved | Reserved | 00h | | 11:10 | Internal Temperature | READ_INTERNAL_TEMP (8Dh) | L11 | | 9:8 | Duty Cycle | READ_DUTY_CYCLE (94h) | L11 | | 7:6 | Highest Measured Output Current | N/A | L11 | | 5:4 | Output Current | READ_IOUT (8Ch) | L11 | | 3:2 | Output Voltage | READ_VOUT (8Bh) | L16u | | 1:0 | Input Voltage | READ_VIN (88h) | L11 | #### **BLANK\_PARAMS (EBh)** Definition: Returns a 16-byte string indicating which parameter values were either retrieved by the last RESTORE operation or have been written since that time. Reading BLANK\_PARAMS immediately after a restore operation allows the user to determine which parameters are stored in that store. A one indicates the parameter is not present in the store and has not been written since the **RESTORE** operation. Data Length in Bytes: 16 **Data Format: BIT** Type: Block Read Default Value: FF...FFh #### SNAPSHOT\_CONTROL (F3h) **Definition:** Writing a 01h will cause the device to copy the current Snapshot values from NVRAM to the 32-byte Snapshot command parameter. Writing a 02h will cause the device to write the current Snapshot values to NVRAM, 03h will erase all Snapshot values from NVRAM. Write (02h) and Erase (03h) may only be used when the device is disabled. All other values will be ignored. Data Length in Bytes: 1 Data Format: Bit field Type: R/W byte | VALUE | DESCRIPTION | | | |-------|-----------------------------------------|--|--| | 01h | Read Snapshot values from NV RAM | | | | 02h | Write Snapshot values to NV RAM | | | | 03h | Erase Snapshot values stored in NV RAM. | | | Submit Document Feedback intersil FN8704 2 48 March 16, 2016 ### **RESTORE\_FACTORY (F4h)** **Definition:** Restores the device to the hard coded factory default values and pin-strap definitions. The device retains the DEFAULT and USER stores for restoring. Security level is changed to Level 1 following this command. Data Length in Bytes: 0 Data Format: N/A Type: Send byte Default Value: N/A Units: N/A #### MFR VMON OV FAULT LIMIT (F5h) **Definition:** Reads the VMON OV fault threshold. Data Length in Bytes: 2 Data Format: L11 Type: Read only Default Value: CB00h (6V) Units: V Range: 4V to 6V ### MFR\_VMON\_UV\_FAULT\_LIMIT (F6h) **Definition: Reads the VMON UV fault threshold** Data Length in Bytes: 2 Data Format: L11 Type: Read only Default Value: CA00h (4V) Units: V Range: 4V to 6V MFR\_READ\_VMON (F7h) **Definition:** Reads the VMON voltage. Data Length in Bytes: 2 Data Format: L11 Type: Read only Default Value: N/A Units: V Range: 4V to 6V ## VMON\_OV\_FAULT\_RESPONSE (F8h) **Definition:** Reads the VMON OV fault response Data Length in Bytes: 1 Data Format: BIT Type: Read only Default Value: 80h (Disable and no retry) Units: N/A #### VMON\_UV\_FAULT\_RESPONSE (F9h) Definition: Reads the VMON UV fault response, which is a direct copy of VIN\_UV\_FAULT\_RESPONSE Data Length in Bytes: 1 Data Format: BIT Type: Read only **Default Value:** 80h (Disable and no retry) Units: V Submit Document Feedback # **Datasheet Revision History** The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest revision. | DATE | REVISION | CHANGE | |--------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | March 16, 2016 | FN8704.2 | Added "PMBus Use Guidelines" on page 28. Updated POD Y58.18x23 to the latest revision changes are as follows: -Detail A on page 1: Added Reference Radius for rounded corners on small I/O pads. | | September 10, 2015 | FN8704.1 | -Updated text on page 1Added a paragraph under "Soft-Start, Stop Delay and Ramp Times" on page 16 to explain the internal start-up procedure after power is applied to the VDD pinUpdated command description for VOUT_COMMAND, "This command cannot set a value higher than VOUT_MAX." -Updated the range for commands TON_DELAY and TOFF_DELAY on page 37 to "Oms to 256ms". | | June 11, 2015 | FN8704.0 | Initial Release | # **Firmware Revision History** #### **TABLE 10. ISL8273M NOMENCLATURE GUIDE** | FIRMWARE REVISION CODE CHANGE DESCRIPTION | | NOTE | |-------------------------------------------|-----------------|------| | ISL8273-000-FC01 | Initial Release | | ## **About Intersil** Intersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products address some of the largest markets within the industrial and infrastructure, mobile computing and high-end consumer markets. For the most updated datasheet, application notes, related documentation and related parts, please see the respective product information page found at <a href="https://www.intersil.com">www.intersil.com</a>. You may report errors or suggestions for improving this datasheet by visiting <a href="www.intersil.com/ask">www.intersil.com/ask</a>. Reliability reports are also available from our website at www.intersil.com/support. For additional products, see <a href="www.intersil.com/en/products.html">www.intersil.com/en/products.html</a> Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at www.intersil.com/en/support/qualandreliability.html Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com Submit Document Feedback 50 intersil FN8704.2 March 16, 2016 # **Package Outline Drawing** Y58.18x23 58 I/O 18mmx23mmx7.5mm CUSTOM HDA MODULE Rev 1, 10/15 **TOP VIEW** **SIDE VIEW** #### NOTES: - 1. All dimensions are in millimeters. - 2. Represents the basic land grid pitch. - These 42 I/Os are centered in a fixed row and column matrix at 1.0mm pitch BSC. - 4. Dimensioning and tolerancing per ASME Y14.5-2009. - Tolerance for exposed PAD edge location dimension on page 3 is ±0.1mm. **BOTTOM VIEW** STENCIL OPENING CENTER POSITION (FOR REFERENCE) 54 PCB LAND PATTERN (FOR REFERENCE)